## SN54160 THRU SN54163, SN54LS160A THRU SN54LS163A, SN54S162, SN54S163, SN74160 THRU SN74163, SN74LS160A THRU SN74LS163A, SN74S162, SN74S163 SYNCHRONOUS 4-BIT COUNTERS SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 '160,'161,'LS160A,'LS161A . . . SYNCHRONOUS COUNTERS WITH DIRECT CLEAR '162,'163,'LS162A,'LS163A,'S162,'S163 . . . FULLY SYNCHRONOUS COUNTERS - Internal Look-Ahead for Fast Counting - Carry Output for n-Bit Cascading - Synchronous Counting - Synchronously Programmable - Load Control Line - Diode-Clamped Inputs | | | TYPICAL | | |----------------------|---------------------|-----------|-------------| | | TYPICAL PROPAGATION | MAXIMUM | TYPICAL | | TYPE | TIME, CLOCK TO | CLOCK | POWER | | | Q OUTPUT | FREQUENCY | DISSIPATION | | '160 thru '163 | 14 ns | 32 MHz | 305 mW | | 'LS162A thru 'LS163A | 14 ns | 32 MHz | 93 mW | | 'S162 and 'S163 | 9 ns | 70 MHz | 475 mW | #### description These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The '160,'162,'LS160A,'LS162A, and 'S162 are decade counters and the '161,'163,'LS161A,'LS163A, and 'S163 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters, however counting spikes may occur on the (RCO) ripple carry output. A buffered clock input triggers the four flip-flops on the rising edge of the clock input waveform. SERIES 54', 54LS' 54S'...J OR W PACKAGE SERIES 74'...N PACKAGE SERIES 74LS', 74S'...D OR N PACKAGE (TOP VIEW) NC-No internal connection SERIES 54LS', 54S'...FK PACKAGE (TOP VIEW) NC-No internal connection These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input of the '160 thru '163 should be avoided when the clock is low if the enable inputs are high at or before the transition. This restriction is not applicable to the 'LS160A thru 'LS163A or 'S162 or 'S163. The clear function for the '160, '161, 'LS160A, and 'LS161A is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The clear function for the '162, '163, 'LS162A, 'LS163A, 'S162, and 'S163 is synchronous and a low level at the clear input sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to 0000 (LLLL). Low-to-high transitions at the clear input of the '162 and '163 should be avoided when the clock is low if the enable and load inputs are high at or before the transition. # SN54160 THRU SN54163, SN54LS160A THRU SN54LS163A, SN54S162, SN54S163, SN74160 THRU SN74163, SN74LS160A THRU SN74LS163A, SN74S162, SN74S163 SYNCHRONOUS 4-BIT COUNTERS SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the Q<sub>A</sub> output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low-level transitions at the enable P or T inputs of the '160 thru '163 should occur only when the clock input is high. Transitions at the enable P or T inputs of the 'LS160A thru 'LS163A or 'S162 and 'S163 are allowed regardless of the level of the clock input. 'LS160A thru 'LS163A,'S162 and 'S163 feature a fully independent clock circuit. Changes at control inputs (enable P or T, or load) that will modify the operating mode have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable setup and hold times. #### logic symbols† <sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic symbols (continued)† $<sup>^{\</sup>dagger}\text{These}$ symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### SN54160, SN74160 SYNCHRONOUS DECADE COUNTERS SN54162, SN74162 synchronous decade counters are similar; however the clear is synchronous as shown for the SN54163, SN74163 binary counters at right. #### SN54163, SN74163 SYNCHRONOUS BINARY COUNTERS SN54161, SN74161 synchronous binary counters are similar; however, the clear is asynchronous as shown for the SN54160, SN74160 decade counters at left. ### SN54LS160A, SN74LS160A SYNCHRONOUS DECADE COUNTERS SN54LS162A, SN74LS162A synchronous decade counters are similar; however the clear is synchronous as shown for the SN54LS163A, SN74LS163A binary counters at right. ### SN54LS163A, SN74LS163A SYNCHRONOUS BINARY COUNTERS SN54LS161A, SN74LS161A synchronous binary counters are similar; however, the clear is asynchronous as shown for the SN54LS160A, SN74LS160A decade counters at left. #### SN54S162, SN74S162 SYNCHRONOUS DECADE COUNTER #### SN54S163, SN74S163 SYNCHRONOUS DECADE COUNTER SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 #### '160, '162, 'LS160A, 'LS162A, 'S162 DECADE COUNTERS typical clear, preset, count, and inhibit sequences Illustrated below is the following sequence: - 1. Clear outputs to zero ('160 and 'LS160A are asynchronous; '162, 'LS162A, and 'S162 are synchronous) - 2. Preset to BCD seven - 3. Count to eight, nine, zero, one, two, and three - 4. Inhibit #### '161, 'LS161A, '163, 'LS163A, 'S163 BINARY COUNTERS #### typical clear, preset, count, and inhibit sequences Illustrated below is the following sequence: - 1. Clear outputs to zero ('161 and 'LS161A are asynchronous; '163, 'LS163A, and 'S163 are synchronous) - 2. Preset to binary twelve - 3. Count to thirteen, fourteen fifteen, zero, one, and two - 4. Inhibit #### schematics of inputs and outputs #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | 7 V | |------------------------------------------------------|-------| | Input voltage | 5.5 V | | Interemitter voltage (see Note 2) | 5.5 V | | Operating free-air temperature range: SN54' Circuits | 25°C | | SN74' Circuits | 70°C | | Storage temperature range | 50°C | NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal. 2. This is the voltage between two emitters of a multiple-emitter transistor. For these circuits, this rating applies between the count enable inputs P and T. #### recommended operating conditions | | | 1 | 60, SN5<br>62, SN5 | | SN741 | | | UNIT | |---------------------------------------------------|------------------------|-----|--------------------|-----|-------|-----|------|----------| | | | MIN | NOM | MAX | MIN | NOM | MAX | | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | | 800 | | | -800 | μΑ | | Low-level output current, IOL | | | | 16 | | | 16 | mΑ | | Clock frequency, f <sub>clock</sub> | | 0 | | 25 | 0 | | 25 | MHz | | Width of clock pulse, tw(clock) | | 25 | | | 25 | | | ns | | Width of clear pulse, tw(clear) | | 20 | | | 20 | | | ns | | | Data inputs A, B, C, D | 20 | | | 20 | | | | | | ENP | 20 | | | 20 | | | | | Setup time, t <sub>Su</sub> (see Figures 1 and 2) | LOAD | 25 | | | 25 | | | ns | | | CLR† | 20 | | | 20 | | | <u> </u> | | Hold time at any input, th | | 0 | | | 0 | | | ns | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C_ | <sup>†</sup>This applies only for '162 and '163, which have synchronous clear inputs. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PAR | AMETER | TEST CO | NDITIONS† | 1 | 160, SN<br>162, SN | | ŀ | 160, SN<br>162, SN | | UNIT | |------|-------------------|-----------------------|----------------------------------------------------|-----------------------------------------------------|-----|--------------------|------|-----|--------------------|------|------| | | | | | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | 1 | | VIH | High-level input | voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input | voltage | | | | | 0.8 | | | 0.8 | ٧ | | VIK | Input clamp volt | tage | V <sub>CC</sub> = MIN, | I <sub>I</sub> =12 mA | | | -1.5 | | | -1.5 | V | | Vон | High-level outpu | t voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.4 | | 2.4 | 3.4 | , | v | | VOL | Low-level outpu | t voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | *** | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | 11 | Input current at | maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | | High-level | CLK or ENT | V - 110 V | N = 2.4 M | | | 80 | | | 80 | | | lΗ | input current | Other inputs | VCC = MAX, | V = 2.4 V | | | 40 | | | 40 | μΑ | | | Low-level | CLK or ENT | | V 04 V | | | -3.2 | | | -3.2 | | | IJĽ | input current | Other inputs | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | -1.6 | | | -1.6 | mA | | los | Short-circuit out | put current§ | V <sub>CC</sub> = MAX | | -20 | | -57 | -18 | | -57 | mA | | ССН | Supply current, | all outputs high | V <sub>CC</sub> = MAX, | See Note 3 | | 59 | 85 | | 59 | 94 | mA | | ICCL | Supply current, | all outputs low | V <sub>CC</sub> = MAX, | See Note 4 | | 63 | 91 | | 63 | 101 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTES: 3. ICCH is measured with the load input high, then again with the load input low, with all other inputs high and all outputs open. 4. I CCL is measured with the clock input high, then again with the clock input low, with all other inputs low and all outputs open. #### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER¶ | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | דומט | |------------------|-------------------|----------------|---------------------|-----|-----|-----|-------| | f <sub>max</sub> | | | | 25 | 32 | | MHz | | <sup>t</sup> PLH | CLK | | 7 | | 23 | 35 | ns | | tPHL | CLK | RCO | | | 23 | 35 | ] '' | | t <sub>PLH</sub> | CLK | Апу | $C_L = 15 pF$ , | | 13 | 20 | ns | | <sup>†</sup> PHL | (LOAD input high) | Q | $R_L = 400 \Omega$ | | 15 | 23 | ] ''' | | tPLH . | CLK | Any | See Figures 1 and 2 | | 17 | 25 | ns | | tPHL | (LOAD input low) | Q | and Note 5 | | 19 | 29 | ] ''3 | | tPLH . | | | 1 | | 11 | 16 | - | | tPHL | ENT | RCO | | | 11 | 16 | ns | | t <sub>PHL</sub> | CLR | Any Q | 7 | | 26 | 38 | ns | <sup>¶</sup>f<sub>max</sub> = Maximum clock frequency $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25^{\circ} \text{C}$ . Not more than one output should be shorted at a time. tpLH = propagation delay time, low-to-high-level output tpHL = propagation delay time, high-to-low-level output NOTE 5: Propagation delay for clearing is measured from the clear input for the '160 and '161 or from the clock input transition for the '162 and '163. ## SN54LS160 THRU SN54LS163A, SN74LS160 THRU SN74LS163A SYNCHRONOUS 4-BIT COUNTERS SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 #### schematics of inputs and outputs #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 7) | | | <br> | <br> | <br> | <br>7 V | |---------------------------------------|--------|------------|------|------|------|-------------------| | Input voltage | | | <br> | <br> | <br> | <br>7 V | | Operating free-air temperature range: | SN54LS | ' Circuits | <br> | <br> | <br> | <br>55°C to 125°C | | | SN74LS | ' Circuits | <br> | <br> | <br> | <br>0°C to 70°C | | Storage temperature range | | | <br> | <br> | <br> | <br>65°C to 150°C | NOTE 7: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | | | SN54LS | 3' | ] : | SN74LS | <i>*</i> | | |-----------------------|-----------------------------------|---------------------------------------|-----|--------|-------|------|--------|----------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | ЮН | High-level output current | | | | - 400 | | | - 400 | μА | | lor | Low-level output current | · · · · · · · · · · · · · · · · · · · | | | 4 | | | 8 | mΑ | | fclock | Clock frequency | | 0 | | 25 | 0 | | 25 | MHz | | tw(clock) | Width of clock pulse | | 25 | | | 25 | | | ns | | <sup>t</sup> w(clear) | Width of clear pulse | | 20 | | | 20 | | | ns | | | | Data inputs A, B, C, D | 20 | | | 20 | | | | | | | ENP or ENT | 20 | | | 20 | | | | | | Setup time, (see Figures 1 and 2) | LOAD | 20 | | | 20 | | | ns | | t <sub>su</sub> | Setup time, (see rigures 1 and 2) | LOAD inactive state | 20 | | | 20 | | | 113 | | | | CLR† | 20 | | | 20 | | | | | | | CLR inactive state | 25 | | | 25 | | | L | | th | Hold time at any input | | 3 | | | 3 | | | ns | | TA | Operating free-air temperature | | 55 | | 125 | 0 | | 70 | °C | $<sup>\</sup>uparrow$ This applies only for 'LS162 and 'LS163, which have synchronous clear inputs. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | | | SN54LS | * | | SN74LS | ŕ | | |------------------|---------------------|------------------------|------------------------------------------------------------------|-----------------------------------------------------|-----|--------|------|-----|--------|------|----------| | | PARA | AMETER | TEST CON | DITIONS | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input vo | oltage | | | 2 | | | 2 | | | V | | VIL | Low-level input vo | oltage | | | | | 0.7 | | | 0.8 | ٧ | | VIK | Input clamp volta | ge | VCC = MIN, | I <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | ٧ | | | High-level output | voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4 | | 2.7 | 3.4 | | ٧ | | Voi | Low-level output | voltage | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | v | | OL | , | J | VIL = VIL max | 10L = 8 mA | | | | | 0.35 | 0.5 | | | | | Data or ENP | | | | | 0.1 | | | 0.1 | | | | Input current | LOAD, CLK, or ENT | | V 7.V | | _ | 0.2 | | | 0.2 | mA | | Ц | at maximum | CLR ('LS160A, 'LS161A) | V <sub>CC</sub> = MAX, | V = / V | | | 0.1 | | | 0.1 | ] "" | | | input voltage | CLR ('LS162A, 'LS163A) | | | | | 0.2 | | | 0.2 | | | | | Data or ENP | | | | | 20 | | | 20 | | | | High-level | LOAD, CLK, or ENT | ., | V . 0.7.V | | | 40 | | | 40 | | | HI | input current | CLR ('LS160A, 'LS161A) | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 20 | | | 20 | μА | | | | CLR ('LS162A, 'LS163A) | | | | | 40 | | | 40 | <u> </u> | | | | Data or ENP | | | | | -0.4 | | | -0.4 | | | | Low-level | LOAD, CLK, or ENT | 1 | | | | -0.8 | | | -0.8 | | | HL | input current | CLR ('LS160A, 'LS161A) | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | | · | CLR ('LS162A, 'LS163A) | | | | | -0.8 | | | -0.8 | <u> </u> | | los | Short-circuit outp | ut current§ | V <sub>CC</sub> = MAX | | -20 | | -100 | -20 | | -100 | mA | | <sup>1</sup> ССН | Supply current, al | l outputs high | V <sub>CC</sub> = MAX, | See Note 3 | | 18 | 31 | | 18 | 31 | mA | | ICCL | Supply current, al | l outputs low | V <sub>CC</sub> = MAX, | See Note 4 | | 19 | 32 | | 19 | 32 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ} \text{C}$ | PARAMETER¶. | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------|----------------|-------------------|-----|-----|-----|------| | f <sub>max</sub> | | | | 25 | 32 | | MHz | | tPLH tpl | 01.14 | RCO | | | 20 | 35 | ns | | tPHL | CLK | RCO | 0 15 -5 | | 18 | 35 | | | t <sub>PLH</sub> | CLK | Any | $C_L = 15 pF$ | | 13 | 24 | ns | | <sup>†</sup> PHL | (LOAD input high) | Q | $R_L = 2 k\Omega$ | | 18 | 27 | | | <sup>†</sup> PLH | CLK | Any | See figures | | 13 | 24 | ns | | tPHL | (LOAD input low) | Ω | 1 and 2 and | | 18 | 27 | | | tPLH | | 200 | Note 8 | | 9 | 14 | ns | | tPHL | ENT | RCO | | | 9 | 14 | | | tPHL | CLR | Any Q | 1 | | 20 | 28 | ns | <sup>¶</sup>f<sub>max</sub> = Maximum clock frequency NOTE 8: Propagation delay for clearing is measured from the clear input for the 'LS160A and 'LS161A or from the clock transition for the 'LS162A and 'LS163A. $<sup>\</sup>ddagger$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTES: 3. I<sub>CCH</sub> is measured with the load input high, then again with the load input low, with all other inputs high and all outputs open. <sup>4.</sup> ICCL is measured with the clock input high, then again with the clock input low, with all other inputs low and all outputs open. $t_{PLH}$ = propagation delay time, low-to-high-level output. tpHL = propagation delay time, high-to-low-level output. #### schematics of inputs and outputs #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | 7 V | |---------------------------------------|------------------------------|-------|----------------| | Input voltage | | | 5.5 V | | Interemitter voltage (see Note 2) . | | | | | Operating free-air temperature range: | SN54S162, SN54S163 (see Note | e 10) | 55°C to 125°C | | | SN74S162, SN74S163 | | | | Storage temperature range | | | -65°C to 150°C | #### recommended operating conditions | M. Maria | | | SN54S | 162, SN | 54S163 | SN 74S | 162, SN7 | 4\$163 | UNIT | |---------------------------------------------------|------------|-------------------------|-------|---------|--------|--------|----------|--------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | GNII | | Supply voltage, VCC | | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | | | 1 | | | 1 | mA | | Low-level output current, IQL | | | | | 20 | | | 20 | mA | | Clock frequency, f <sub>clock</sub> | | | 0 | | 40 | 0 | | 40 | MHz | | Width of clock pulse, tw(clock) (high | or low) | | 10 | | | 10 | | | ns | | Width of clear pulse, tw(clear) | | | 10 | | | 10 | | | ns | | | | Data inputs, A, B, C, D | 4 | | | 4 | | | | | | | ENP or ENT | 12 | | | 12 | | | | | | | LOAD | 14 | | | 14 | | | ns | | Setup time, t <sub>su</sub> (see Figure 4) | | CLR | 14 | | | 14 | | | ,,,, | | | | LOAD inactive-state | 12 | | | 12 | | | | | | • | CLR inactive-state | 12 | | | 12 | | | | | Release time, t <sub>release</sub> (see Figure 4) | | ENP or ENT | | | 4 | | | 4 | ns | | | | Data inputs A, B, C, D | 3 | | | 3 | | | ] | | Hold time, th (see Figure 4) | | LOAD | 0 | | | 0 | | | ns | | | | CLR | 0 | | | 0 | | | | | Operating free-air temperature, TA (s | ee Note 10 | )) | 55 | | 125 | 0 | | 70 | С | #### NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal. - 2. This is the voltage between two emitters of a multiple emitter transistor. For these circuits, this rating applies between the count enable inputs P and T. - 10. An SN54S162 or SN54S163 in the W package operating at free air temperatures above 91. C requires a heal sick that provides a thermal resistance from case to free-air, $R_{\theta CA}$ , of not more than 26° C/W. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMET | ER | TEST CON | DITIONS | ] [ | N54S16 | | 1 | N74S16 | | UNIT | |-----------------|----------------------------|---------------------|----------------------------------------------------|---------------------------------------------------|----------|--------|------|-----|--------|------|------| | | | | | | MIN | TYP‡ | | MIN | TYP‡ | | | | VIH | High-level input voltage | | | | 2 | | | 2 | | | v | | VIL | Low-level input voltage | | | _ | | | 0.8 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | ٧ | | V <sub>OH</sub> | High-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -1 mA | 2.5 | 3.4 | | 2.7 | 3.4 | | ٧ | | VOL | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OL</sub> = 20 mA | | | 0.5 | | | 0.5 | ٧ | | 11 | Input current at maximum | input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | | | CLK and data inputs | N/ 846 N/ | V - 2.7.V | | | 50 | | | 50 | | | 11H | High-level input current | Other inputs | V <sub>CC</sub> = MAX, | V | -10 | ······ | -200 | -10 | | -200 | μА | | | | ENT | | | | | -4 | | | 4 | | | ILL | Low-level input current | Other inputs | V <sub>CC</sub> = MAX, | v <sub>1</sub> = 0.5 V | | | 2 | | | - 2 | mA | | los | Short-circuit output curre | nt Š | V <sub>CC</sub> - MAX | | -40 | | -100 | 40 | | 100 | mA | | lcc | Supply current | | V <sub>CC</sub> = MAX | | $\vdash$ | 95 | 160 | | 95 | 160 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### switching characteristics, VCC = 5 V, TA = 25°C | PARAMETER¶ | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|-------------------------------------------------------------------|-----|-----|-----|------| | fmax | | | | 40 | 70 | | MH∠ | | tPLH | 0.17 | B00 | $C_L$ 15 pF,<br>$R_L$ = 280 $\Omega$ ,<br>See Figures 1, 3, and 4 | | 14 | 25 | ns | | <sup>†</sup> PHL | CLK | RCO | | | 17 | 25 | 1,13 | | tPLH | 01.14 | A 511 O | | | 8 | 15 | ns | | †PHL | CLK | Any Q | | | 10 | 15 | | | tPLH · | | | | | 10 | 15 | ns | | tPHL | ENT | RCO | | | 10 | 15 | | $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> 5 V, T<sub>A</sub> 25 C. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. $<sup>\</sup>begin{array}{l} \P_{max} \equiv & maximum \ clock \ frequency \\ & t_{PLH} \equiv & propagation \ delay \ time, \ low \ to \ high \ level \ output \end{array}$ tpHL = propagation delay time, high to low level output SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 #### PARAMETER MEASUREMENT INFORMATION #### **VOLTAGE WAVEFORMS** - NOTES: A. The input pulses are supplied by a generator having the following characteristics: PRR $\leq$ 1 MHz, duty cycle $\leq$ 50%, Z<sub>out</sub> $\approx$ 50 $\Omega$ ; for '160 thru '163, t<sub>r</sub> $\leq$ 10 ns, t<sub>f</sub> $\leq$ 10 ns; for 'LS160A thru 'LS163A t<sub>r</sub> $\leq$ 15 ns, t<sub>f</sub> $\leq$ 6 ns; and for 'S162, 'S163, t<sub>r</sub> $\leq$ 2.5 ns. Vary PRR to measure f<sub>max</sub>. - B. Outputs $Q_D$ and carry are tested at $t_{n+10}$ for '160, '162, 'LS160A, 'LS162A, and 'S162, and at $t_{n+16}$ for '161, '163, 'LS161A, 'LS163A, and 'S163, where $t_n$ is the bit time when all outputs are low. - C. For '160 thru '163, 'S162, and 'S163, $V_{ref}$ = 1.5 V; for 'LS160A thru 'LS163A, $V_{ref}$ = 1.3 V. #### FIGURE 1-SWITCHING TIMES NOTES: A. The input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, duty cycle $\leq$ 50%, $Z_{out} \approx$ 50 $\Omega$ ; for '160 thru '163, $t_r \leq$ 10 ns, $t_f \leq$ 10 ns; and for 'LS160A thru 'LS163A, $t_r \leq$ 15 ns, $t_f \leq$ 6 ns. - B. Enable P and enable T setup times are measured at t<sub>n+0</sub>. - C. For '160 thru '163, $V_{ref} = 1.5 \text{ V}$ ; for 'LS160A thru 'LS163A, $V_{ref} = 1.3 \text{ V}$ . FIGURE 2-SWITCHING TIMES #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The input pulse is supplied by a generator having the following characteristics: $t_{\rm r} \lesssim$ 2.5 ns, $t_{\rm f} \approx$ 2.5 ns, PRR = 1 MHz, duty cycle $\lesssim$ 50%, $Z_{\rm out} \approx$ 50 $\Omega$ . - B. tp\_H and tpH\_ from enable T input to carry output assume that the counter is at the maximum count (QA and QD high for 'S162, all Q outputs high for 'S163). #### FIGURE 3-PROPAGATION DELAY TIMES FROM ENABLE T INPUT TO CARRY OUTPUT NOTE A: The input pulses are supplied by generators having the following characteristics: $t_r = 2.5$ ns, $t_f = 2.5$ ns, PRR = 1 MHz, duty cycle = 50%, $Z_{\rm out} \approx 50$ $\Omega_{\odot}$ FIGURE 4-PULSE WIDTHS, SETUP TIMES, HOLD TIMES, AND RELEASE TIME SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 #### TYPICAL APPLICATION DATA This application demonstrates how the ripple mode carry circuit (Figure 1) and the carry-look-ahead circuit (Figure 2) can be used to implement a high-speed N-bit counter. The '160, '162, 'LS160A, 'LS162A, or 'S162 will count in BCD and the '161, '163, 'LS161A, 'LS163A, or 'S163 will count in binary. When additional stages are added the fMAX decreases in Figure 1, but remains unchanged in Figure 2. #### N-BIT SYNCHRONOUS COUNTERS $f_{MAX} = 1/(CLK \text{ to RCO tpLH}) + (ENT \text{ to RCO t pLH}) (N-2) + (ENT t_{SU})$ FIGURE 1 SDLS060 - OCTOBER 1976 - REVISED MARCH 1988 #### TYPICAL APPLICATION DATA fMAX = 1/(CLK to RCO tpLH) + (ENP tsu) FIGURE 2 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | SN74LS161ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LS161ANSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LS163ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LS163ANSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LS161ADR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LS161ANSR | SO | NS | 16 | 2000 | 346.0 | 346.0 | 33.0 | | SN74LS163ADR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LS163ANSR | SO | NS | 16 | 2000 | 346.0 | 346.0 | 33.0 | #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated