# LED DISPLAY/INTERFACE CIRCUIT



#### Features

Fig. 1 Block diagram.

- Driving 7, 14, 16-segment displays.
- Driving linear displays, bar graph displays for analogue functions.
- Serial to parallel decoder.
- Bus control for the selection of 18-bit words.
- 2 x 16-bit latch.
- Duplex operation for two modes of output: static (16 bit) or dynamic (2 x 16 bit).
- Data transfer control.
- 2 outputs for higher output current (80 mA).

#### QUICK REFERENCE DATA

| Supply voltage range<br>Operating ambient temperature range | V <sub>CC</sub><br>T <sub>amb</sub> | 4 to 6 V<br>-20 to + 80 °C |        |
|-------------------------------------------------------------|-------------------------------------|----------------------------|--------|
| Maximum input frequency                                     | f <sub>l</sub>                      | typ.                       | 50 kHz |
| Supply current                                              | l <sup>i</sup> cc                   | typ.                       | 60 mA  |
| Output current                                              | 10                                  | <                          | 40 mA  |
| Output current (Qg and Q <sub>16</sub> only)                | ١ <u>م</u>                          | <                          | 80 mA  |

#### PACKAGE OUTLINE

24-lead D1L; plastic (SOT101A).

### GENERAL DESCRIPTION

The integrated circuit SAA1060 is primarily designed to drive the display unit of a digital tuning system. It can also be used as a 16-bit serial to parallel decoder. Since the device has no decoder (this is handled by a microcomputer), it has many applications:

- driving 7-segment displays
- driving 14-segment displays
- driving linear displays, e.g. pointer, bar graph
- static output of switch-functions
- digital to analogue converter, with external R-2R network
- extension of the number of outputs for microprocessors or microcomputers.

Data transmission is initiated by means of a burst of clock pulses (CLB), a data line enable signal (DLEN) and the data signal (DATA). The bus control circuit distinguishes between interference and valid data by checking word length (17 bits) and the leading zero. This allows different bus information to be supplied on the same bus lines for other circuits (e.g. SAA1056 with 16 bits).

The last bit (bit 17) of the data word contains the information which of the two internal latches will be loaded. The input LOEX determines if the latched data of selected latches is presented directly to the outputs, or synchronized with the data select signal DUP.

The output stages are n-p-n transistors with open collectors. The current capability is designed for the requirements of duplex operation. Two of the outputs ( $\Omega_8$  and  $\Omega_{16}$ ) are arranged for double current, so that 2 x 2 segments can be connected in parallel.

#### **OPERATION DESCRIPTION**

#### Data inputs (DLEN, DATA)

The SAA1060 processes serially the 18-bit data words synchronized with the clock burst (CLB) and applied to the data input DATA. A command will be accepted only when the data line enable input (DLEN) is HIGH (see Fig. 3).





Condition for 17th bit: 0 = load data latch B

1 = load data latch A

The loading of the accepted information in one of the data latches is done by the 19th clock pulse, when DLEN is LOW.



Fig. 3 Pulse diagram of the 16-bit data transmission.

Each data word must start with a leading zero. The SAA1060 checks the data word for the correct length (18 bits) and also for the leading zero.

The actual data is switched directly to the appropriate outputs. For switching on a segment, a '0' (LOW) is necessary at the appropriate data bit.

#### Data selection input (DUP)

The logic states at input DUP determine which of the two latch contents can be found on the output.

0 = latch A contents

1 = latch B contents

#### Load control input (LOEX)

Input LOEX determines the operation mode in which the device is able to work.

0 = duplex mode, i.e. output synchronized with the duplex signal

1 = d.c. mode, i.e. output direct from the by DUP selected data latch.

When operating in duplex mode at 50 Hz, the time between two data words to be transmitted must be > 21 ms.

SAA1060





## **RATINGS** ( $V_{EE} = 0$ )

Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage range

|                                     | VCC              | — <b>0,3</b> 1 | to + 7 V |
|-------------------------------------|------------------|----------------|----------|
| Total power dissipation             | Ptot             | max.           | 900 mW   |
| Operating ambient temperature range | Tamb             | -20 to         | + 80 °C  |
| Storage temperature range           | ⊤ <sub>stg</sub> | -25 to         | + 125 °C |

458

## CHARACTERISTICS

 $V_{EE}$  = 0;  $T_{amb}$  = 25 °C; unless otherwise specified

|                                                                                                                                                     | V <sub>CC</sub><br>V | symbol                             | min.                   | typ.         | max.                 |                     | conditions                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------|------------------------|--------------|----------------------|---------------------|------------------------------------------------|
| Supply voltage                                                                                                                                      |                      | V <sub>CC</sub>                    | 4                      | 5            | 6                    | v                   |                                                |
| Supply current                                                                                                                                      | 5                    | Icc                                | -                      | 60           | -                    | mA                  |                                                |
| Inputs DATA, CLB,<br>DLEN, LOEX<br>input voltage HIGH<br>input voltage LOW                                                                          | 5<br>5               | V <sub>IH</sub><br>VIL             | 2                      | -            | 5<br>1               | V<br>V              |                                                |
| input current LOW                                                                                                                                   | 5                    | -1 <sub>1</sub>                    | -                      | -            | 20                   | μA                  | V <u>I</u> = 0                                 |
| maximum input frequency                                                                                                                             | 5                    | f                                  | -                      | 50           | _                    | kHz                 |                                                |
| Input DUP<br>input voltage HIGH<br>input voltage LOW<br>input current HIGH<br>maximum input frequency<br>Outputs Ω <sub>1</sub> to Ω <sub>7</sub> , | 5<br>5<br>5<br>5     | VIH<br>VIL<br>IIH<br>fI            | 0,8<br>-6<br>0,01<br>- | _<br>_<br>50 | 12<br>0,4<br>12<br>– | V<br>V<br>mA<br>kHz |                                                |
| Qg to Q <sub>15</sub><br>output voltage HIGH<br>output voltage LOW                                                                                  | 5<br>5               | V <sub>QH</sub><br>V <sub>QL</sub> |                        |              | 16,8<br>0,5          | v<br>v              | I <sub>QH</sub> = 0<br>I <sub>QL</sub> = 40 mA |
| output current LOW<br>duplex mode                                                                                                                   | 5                    | <sup>1</sup> QL                    | -                      | _            | 60                   | mA                  | peak value at sinusoidal voltage               |
| d.c. mode                                                                                                                                           | 5                    | IQL                                | -                      | 20           | 40                   | mA                  |                                                |
| Outputs Q8 and Q16<br>output voltage HIGH<br>output voltage LOW                                                                                     | 5<br>5               | V <sub>OH</sub><br>V <sub>OL</sub> | -                      |              | 16,8<br>0,5          | V<br>V              | t <sub>QH</sub> = 0<br>t <sub>QL</sub> = 80 mA |
| output current LOW<br>duplex mode                                                                                                                   | 5                    | IaL                                | -                      | _            | 120                  | mA                  | peak value at<br>  sinusoidal voltage          |
| d.c. mode                                                                                                                                           | 5                    | IQL                                | -                      | 40           | 80                   | mA                  | l                                              |

This datasheet has been downloaded from:

www.DatasheetCatalog.com

Datasheets for electronic components.