PCF8574 SCPS068J-JULY 2001-REVISED MARCH 2015 # PCF8574 Remote 8-Bit I/O Expander for I<sup>2</sup>C Bus #### **Features** - Low Standby-Current Consumption of 10 µA Max - I<sup>2</sup>C to Parallel-Port Expander - Open-Drain Interrupt Output - Compatible With Most Microcontrollers - Latched Outputs With High-Current Drive Capability for Directly Driving LEDs - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II # Applications - Telecom Shelters: Filter Units - Servers - Routers (Telecom Switching Equipment) - **Personal Computers** - Personal Electronics - Industrial Automation - Products with GPIO-Limited Processors # 3 Description This 8-bit input/output (I/O) expander for the two-line bidirectional bus (I<sup>2</sup>C) is designed for 2.5-V to 6-V $V_{CC}$ operation. The PCF8574 device provides general-purpose remote I/O expansion for most microcontroller families by way of the I2C interface [serial clock (SCL), serial data (SDA)]. The device features an 8-bit quasi-bidirectional I/O port (P0-P7), including latched outputs with highcurrent drive capability for directly driving LEDs. Each quasi-bidirectional I/O can be used as an input or output without the use of a data-direction control signal. At power on, the I/Os are high. In this mode, only a current source to V<sub>CC</sub> is active. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM) | |-------------|---------------|--------------------| | | TVSOP (20) | 5.00 mm × 4.40 mm | | | SOIC (16) | 10.30 mm × 7.50 mm | | PCF8574 | PDIP (16) | 19.30 mm × 6.35 mm | | PCF65/4 | TSSOP (20) | 6.50 mm × 4.40 mm | | | QFN (16) | 3.00 mm × 3.00 mm | | | VQFN (20) | 4.50 mm × 3.50 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. | Т | al | ٦l | e | n | F ( | C | n | n | te | n | ts | |---|----|----|---|---|-----|---|---|---|----|---|----| | | | | | | | | | | | | | | 1 | Features 1 | 8.2 Functional Block Diagram | 11 | |---|----------------------------------------------------|-----------------------------------------------------|------------------| | 2 | Applications 1 | 8.3 Feature Description | 12 | | 3 | Description 1 | 8.4 Device Functional Modes | 13 | | 4 | Revision History2 | 9 Application and Implementation | . 15 | | 5 | Pin Configuration and Functions | 9.1 Application Information | 15 | | 6 | Specifications | 9.2 Typical Application | 15 | | U | 6.1 Absolute Maximum Ratings | 10 Power Supply Recommendations | . 18 | | | 6.2 ESD Ratings | 10.1 Power-On Reset Requirements | 18 | | | 6.3 Recommended Operating Conditions | 11 Layout | . 20 | | | 6.4 Thermal Information | 11.1 Layout Guidelines | | | | 6.5 Electrical Characteristics 5 | 11.2 Layout Example | <mark>2</mark> 1 | | | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12 Device and Documentation Support | . 22 | | | 6.7 Switching Characteristics | 12.1 Trademarks | | | | 6.8 Typical Characteristics | 12.2 Electrostatic Discharge Caution | 22 | | 7 | Parameter Measurement Information 8 | 12.3 Glossary | 22 | | 8 | Detailed Description11 | 13 Mechanical, Packaging, and Orderable Information | . 22 | | | 8.1 Overview 11 | | | # 4 Revision History | Cł | nanges from Revision I (November 2015) to Revision J | Page | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Corrected part number in Device Information table | 1 | | Cł | nanges from Revision H (January 2015) to Revision I | Page | | • | Added Junction temperature to the Absolute Maximum Ratings | 4 | | • | Changed Supply Current (A) To: Supply Current ( $\mu$ A) and $f_{SCL}$ = 400 kHz to $f_{SCL}$ = 100 kHz in Figure 1 | 6 | | • | Changed Supply Current (A) To: Supply Current (µA) in Figure 1 | 6 | | • | Changed Supply Current (A) To: Supply Current ( $\mu$ A) and $f_{SCL}$ = 400 kHz to $f_{SCL}$ = 100 kHz in Figure 3 | 6 | | Cł | nanges from Revision G (May 2008) to Revision H | Page | | • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | | | • | Deleted Ordering Information table. | 1 | # 5 Pin Configuration and Functions 15 SDA 14 ∏ SCL 13 🛮 ĪNT 12 🛮 P7 11 **∏** P6 10 P5 A1 🛮 2 A2 [ 3 P0 [ 4 P3 [ 5 Р2 П 6 Ρ1 | | | PIN | | | TYPE | DECORIDATION | |-----------------|----------------------------------|--------------------------------------|--------------------------------------|---------------------------------|------|------------------------------------------------------------------------------------------------------| | NAME | RGT | RGY | DGV or PW | DW or N | TTPE | DESCRIPTION | | A [02] | 2, 3, 4 | 6, 7, 9 | 6, 7, 9 | 1, 2, 3 | 1 | Address inputs 0 through 2. Connect directly to $V_{CC}$ or ground. Pullup resistors are not needed. | | GND | 9 | 15 | 15 | 8 | | Ground | | ĪNT | 14 | 1 | 1 | 13 | 0 | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | NC | - | 3, 8, 13, 18 | 3, 8, 13, 18 | - | | Do not connect | | P[07] | 5, 6, 7, 8,<br>10, 11, 12,<br>13 | 10, 11, 12,<br>14, 16, 17,<br>19, 20 | 10, 11, 12,<br>14, 16, 17,<br>19, 20 | 4, 5, 6, 7,<br>9, 10, 11,<br>12 | | P-port input/output. Push-pull design structure. | | SCL | 15 | 2 | 2 | 14 | Ι | Serial clock line. Connect to V <sub>CC</sub> through a pullup resistor | | SDA | 16 | 4 | 4 | 15 | I/O | Serial data line. Connect to V <sub>CC</sub> through a pullup resistor. | | V <sub>CC</sub> | 1 | 5 | 5 | 16 | _ | Voltage supply | # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | · | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|------------------------------------|--|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | | -0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | | | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Output voltage range (2) | utput voltage range <sup>(2)</sup> | | | | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | | -20 | mA | | I <sub>OK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | | ±400 | μΑ | | I <sub>OL</sub> | Continuous output low current | $V_O = 0$ to $V_{CC}$ | | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | $V_O = 0$ to $V_{CC}$ | | | -4 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | | ±100 | mA | | $T_{J}$ | Junction temperature | | | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | · | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 1500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |-----------------|--------------------------------|---------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 6 | V | | $V_{IH}$ | High-level input voltage | $0.7 \times V_{CC}$ | V <sub>CC</sub> + 0.5 | V | | $V_{IL}$ | Low-level input voltage | -0.5 | $0.3 \times V_{CC}$ | V | | I <sub>OH</sub> | High-level output current | | -1 | mA | | I <sub>OL</sub> | Low-level output current | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | -40 | 85 | °C | #### 6.4 Thermal Information | | | | | PCF | 8574 | | | | |-------------------------------|----------------------------------------|---------|---------|---------|---------|---------|---------|------| | THERMAL METRIC <sup>(1)</sup> | | DGV | DW | N | PW | RGT | RGY | UNIT | | | | 20 PINS | 16 PINS | 16 PINS | 20 PINS | 16 PINS | 20 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 92 | 57 | 67 | 83 | 53 | 37 | °C/W | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|---------------------------------|--------------------------------------------------------|-----------------|------|--------------------|------|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = -18 mA | 2.5 V to 6 V | -1.2 | | | V | | $V_{POR}$ | Power-on reset voltage (2) | $V_I = V_{CC}$ or GND, $I_O = 0$ | 6 V | | 1.3 | 2.4 | ٧ | | I <sub>OH</sub> | P port | V <sub>O</sub> = GND | 2.5 V to 6 V | 30 | | 300 | μΑ | | I <sub>OHT</sub> | P port transient pullup current | High during acknowledge, V <sub>OH</sub> = GND | 2.5 V | | -1 | | mA | | | SDA | V <sub>O</sub> = 0.4 V | 2.5 V to 6 V | 3 | | | | | $I_{OL}$ | P port | V <sub>O</sub> = 1 V | 5 V | 10 | 25 | | mA | | | ĪNT | V <sub>O</sub> = 0.4 V | 2.5 V to 6 V | 1.6 | | | | | | SCL, SDA | | | | | ±5 | | | I <sub>I</sub> | ĪNT | $V_I = V_{CC}$ or GND | 2.5 V to 6 V | | | ±5 | μΑ | | | A0, A1, A2 | | | | | ±5 | | | I <sub>IHL</sub> | P port | $V_1 \ge V_{CC}$ or $V_1 \le GND$ | 2.5 V to 6 V | | | ±400 | μΑ | | | Operating mode | $V_I = V_{CC}$ or GND, $I_O = 0$ , $f_{SCL} = 100$ kHz | 6 V | | 40 | 100 | | | I <sub>CC</sub> | Standby mode | $V_I = V_{CC}$ or GND, $I_O = 0$ | 6 V | | 2.5 | 10 | μA | | C <sub>i</sub> | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.5 V to 6 V | | 1.5 | 7 | pF | | • | SDA | V V ar CND | 051/4-61/ | | 3 | 7 | | | C <sub>io</sub> | P port | $V_{IO} = V_{CC}$ or GND | 2.5 V to 6 V | | 4 | 10 | pF | # 6.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 12) | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------|-----------------------------|-----|-----|------| | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | | 100 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 100 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial data setup time | | 250 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial data hold time | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1 | μs | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 0.3 | μs | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time (10-pF to 400-pF bus) | | | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and start | | 4.7 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition setup | | 4.7 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition hold | | 4 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C stop condition setup | | 4 | | μs | | t <sub>vd</sub> | Valid data time | SCL low to SDA output valid | | 3.4 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | pF | # 6.7 Switching Characteristics over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted) (see Figure 13) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-----------------|----------------------------|-----------------|----------------|-----|-----|------| | t <sub>pv</sub> | Output data valid | SCL | P port | | 4 | μs | | t <sub>su</sub> | Input data setup time | P port | SCL | 0 | | μs | | t <sub>h</sub> | Input data hold time | P port | SCL | 4 | | μs | | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | | 4 | μs | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | | 4 | μs | <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. (2) The power-on reset circuit resets the I<sup>2</sup>C-bus logic with V<sub>CC</sub> < V<sub>POR</sub> and sets all I/Os to logic high (with current source to V<sub>CC</sub>). # TEXAS INSTRUMENTS ### 6.8 Typical Characteristics $T_A = 25$ °C (unless otherwise noted) 90 SCL = V<sub>CC</sub> All I/Os unloaded 80 70 $V_{CC} = 5 V$ V<sub>CC</sub> = 2.5 V V<sub>CC</sub> = 3.3 V 20 10 0 -50 -25 100 125 0 25 50 75 Temperature (°C) Figure 1. Supply Current vs Temperature Figure 2. Standby Supply Current vs Temperature Figure 3. Supply Current vs Supply Voltage Figure 4. I/O Sink Current vs Output Low Voltage Figure 5. I/O Sink Current vs Output Low Voltage Figure 6. I/O Sink Current vs Output Low Voltage # **Typical Characteristics (continued)** $T_A = 25$ °C (unless otherwise noted) Figure 7. I/O Output Low Voltage vs Temperature Figure 9. I/O Source Current vs Output High Voltage Figure 11. I/O High Voltage vs Temperature # 7 Parameter Measurement Information LOAD CIRCUIT Figure 12. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms # **Parameter Measurement Information (continued)** Figure 13. Interrupt Voltage Waveforms Figure 14. I<sup>2</sup>C Write Voltage Waveforms Copyright © 2001–2015, Texas Instruments Incorporated # **Parameter Measurement Information (continued)** Figure 15. Load Circuits ### 8 Detailed Description #### 8.1 Overview The PCF8574 device is an 8-bit I/O expander for the two-line bidirectional bus (I2C) is designed for 2.5-V to 5.5-V $V_{CC}$ operation. It provides general-purpose remote I/O expansion for most micro-controller families via the I2C interface (serial clock, SCL, and serial data, SDA, pins). The PCF8574 device provides an open-drain output $(\overline{\text{INT}})$ that can be connected to the interrupt input of a microcontroller. An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , $\overline{\text{INT}}$ is valid. Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from, or written to, the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge bit after the rising edge of the SCL signal, or in the write mode at the acknowledge bit after the high-to-low transition of the SCL signal. Interrupts that occur during the acknowledge clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and, after the next rising clock edge, is transmitted as $\overline{\text{INT}}$ . Reading from, or writing to, another device does not affect the interrupt circuit. This device does not have internal configuration or status registers. Instead, read or write to the device I/Os directly after sending the device address (see Figure 16 and Figure 17). By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate by way of the I<sup>2</sup>C bus. Therefore, PCF8574 can remain a simple slave device. An additional strong pullup to $V_{CC}$ allows fast rising edges into heavily loaded outputs. This device turns on when an output is written high and is switched off by the negative edge of SCL. The I/Os should be high before being used as inputs. # 8.2 Functional Block Diagram #### 8.2.1 Simplified Block Diagram of Device Pin numbers shown are for the DW and N packages. ### Functional Block Diagram (continued) #### 8.2.2 Simplified Schematic Diagram of Each P-Port Input/Output ### 8.3 Feature Description # 8.3.1 I<sup>2</sup>C Interface I<sup>2</sup>C communication with this device is initiated by a master sending a start condition, a high-to-low transition on the SDA I/O while the SCL input is high. After the start\_condition, the device address byte is sent, most-significant bit (MSB) first, including the data direction bit (R/W). This device does not respond to the general call address. After receiving the valid address byte, this device responds with an acknowledge, a low on the SDA I/O during the high of the acknowledge-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the start and the stop conditions. The data byte follows the address acknowledge. If the $R/\overline{W}$ bit is high, the data from this device are the values read from the P port. If the $R/\overline{W}$ bit is low, the data are from the master, to be output to the P port. The data byte is followed by an acknowledge sent from this device. If other data bytes are sent from the master, following the acknowledge, they are ignored by this device. Data are output only if complete bytes are received and acknowledged. The output data will be valid at time, $t_{pv}$ , after the low-to-high transition of SCL and during the clock cycle for the acknowledge. A stop condition, which is a low-to-high transition on the SDA I/O while the SCL input is high, is sent by the master. #### 8.3.2 Interface Definition | ВҮТЕ | | | | В | IT | | | | |--------------------------------|---------|----|----|----|----|----|----|---------| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | I <sup>2</sup> C slave address | L | Н | L | L | A2 | A1 | A0 | R/W | | I/O data bus | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | #### 8.3.3 Address Reference | INPUTS | | | I <sup>2</sup> C BUS SLAVE 8-BIT | I <sup>2</sup> C BUS SLAVE | |--------|------------|----|-----------------------------------|--------------------------------| | A2 | <b>A</b> 1 | Α0 | READ ADDRESS | 8-BIT WRITE<br>ADDRESS | | L | L | L | 65 (decimal), 41<br>(hexadecimal) | 64 (decimal), 40 (hexadecimal) | | L | L | Н | 67 (decimal), 43<br>(hexadecimal) | 66 (decimal), 42 (hexadecimal) | | L | Н | L | 69 (decimal), 45<br>(hexadecimal) | 68 (decimal), 44 (hexadecimal) | | L | Н | Н | 71 (decimal), 47<br>(hexadecimal) | 70 (decimal), 46 (hexadecimal) | | Н | L | L | 73 (decimal), 49<br>(hexadecimal) | 72 (decimal), 48 (hexadecimal) | | Н | L | Н | 75 (decimal), 4B<br>(hexadecimal) | 74 (decimal), 4A (hexadecimal) | | Н | Н | L | 77 (decimal), 4D (hexadecimal) | 76 (decimal), 4C (hexadecimal) | | Н | Н | Н | 79 (decimal), 4F<br>(hexadecimal) | 78 (decimal), 4E (hexadecimal) | ### 8.4 Device Functional Modes Figure 16 and Figure 17 show the address and timing diagrams for the write and read modes, respectively. Figure 16. Write Mode (Output) Copyright © 2001–2015, Texas Instruments Incorporated Product Folder Links: *PCF8574* ### **Device Functional Modes (continued)** A. A low-to-high transition of SDA while SCL is high is defined as the stop condition (P). The transfer of data can be stopped at any moment by a stop condition. When this occurs, data present at the latest ACK phase is valid (output mode). Input data is lost. Figure 17. Read Mode (Input) # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information Figure 18 shows an application in which the PCF8574 device can be used. ### 9.2 Typical Application - (1) The SCL and SDA pins must be tied directly to V<sub>CC</sub> because if SCL and SDA are tied to an auxiliary power supply that could be powered on while V<sub>CC</sub> is powered off, then the supply current, ICC, will increase as a result. - A. Device address is configured as 0100000 for this example. - B. P0, P2, and P3 are configured as outputs. - C. P1, P4, and P5 are configured as inputs. - D. P6 and P7 are not used and must be configured as outputs. Figure 18. Application Schematic ### Typical Application (continued) #### 9.2.1 Design Requirements #### 9.2.1.1 Minimizing $I_{CC}$ When I/Os Control LEDs When the I/Os are used to control LEDs, normally they are connected to $V_{CC}$ through a resistor as shown in Figure 18. For a P-port configured as an input, $I_{CC}$ increases as $V_I$ becomes lower than $V_{CC}$ . The LED is a diode, with threshold voltage $V_T$ , and when a P-port is configured as an input the LED will be off but $V_I$ is a $V_T$ drop below $V_{CC}$ . For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to $V_{CC}$ when the P-ports are configured as input to minimize current consumption. Figure 19 shows a high-value resistor in parallel with the LED. Figure 20 shows $V_{CC}$ less than the LED supply voltage by at least $V_T$ . Both of these methods maintain the I/O $V_I$ at or above $V_{CC}$ and prevents additional supply current consumption when the P-port is configured as an input and the LED is off. Figure 19. High-Value Resistor in Parallel With LED Figure 20. Device Supplied by a Lower Voltage ### **Typical Application (continued)** #### 9.2.2 Detailed Design Procedure The pull-up resistors, $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all slaves on the $I^2C$ bus. The minimum pull-up resistance is a function of $V_{CC}$ , $V_{OL,(max)}$ , and $I_{OL}$ : $$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$ (1) The maximum pull-up resistance is a function of the maximum rise time, $t_r$ (300 ns for fast-mode operation, $f_{SCL}$ = 400 kHz) and bus capacitance, $C_b$ : $$R_{p(max)} = \frac{t_r}{0.8473 \times C_b} \tag{2}$$ The maximum bus capacitance for an $I^2C$ bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCF8574 device, $C_i$ for SCL or $C_{io}$ for SDA, the capacitance of wires/connections/traces, and the capacitance of additional slaves on the bus. #### 9.2.3 Application Curves Figure 21. Maximum Pull-Up resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ ) Figure 22. Minimum Pull-Up Resistance ( $R_{p(min)}$ ) vs Pull-Up Reference Voltage ( $V_{CC}$ ) # 10 Power Supply Recommendations # 10.1 Power-On Reset Requirements In the event of a glitch or data corruption, the PCF8574 device can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. The two types of power-on reset are shown in Figure 23 and Figure 24. Figure 23. V<sub>CC</sub> is Lowered Below 0.2 V or 0 V and Then Ramped Up to V<sub>CC</sub> Figure 24. V<sub>CC</sub> is Lowered Below the POR Threshold, Then Ramped Back Up to V<sub>CC</sub> Table 1 specifies the performance of the power-on reset feature for PCF8574 for both types of power-on reset. Table 1. Recommended Supply Sequencing and Ramp Rates (1) | | PARAMETER | MIN | TYP N | ΙΑΧ | UNIT | | |---------------------------|---------------------------------------------------------------------------------------------------------------|---------------|-------|-----|------|----| | V <sub>CC_FT</sub> | Fall rate | See Figure 23 | 1 | | 100 | ms | | $V_{CC\_RT}$ | Rise rate | See Figure 23 | 0.01 | | 100 | ms | | V <sub>CC_TRR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) | See Figure 23 | 0.001 | | | ms | | V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN} - 50 \text{ mV}$ ) | See Figure 24 | 0.001 | | | ms | | V <sub>CC_GH</sub> | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See Figure 25 | | | 1.2 | V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCX}$ | See Figure 25 | | | | μs | | $V_{PORF}$ | Voltage trip point of POR on falling V <sub>CC</sub> | | 0.767 | 1. | 144 | V | | V <sub>PORR</sub> | Voltage trip point of POR on fising V <sub>CC</sub> | | 1.033 | 1. | 428 | V | (1) $T_A = -40$ °C to 85°C (unless otherwise noted) Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(V_{CC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 25 and Table 1 provide more information on how to measure these specifications. Figure 25. Glitch Width and Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. Figure 26 and Table 1 provide more details on this specification. Figure 26. V<sub>POR</sub> Copyright © 2001–2015, Texas Instruments Incorporated Product Folder Links: *PCF8574* # 11 Layout #### 11.1 Layout Guidelines For printed circuit board (PCB) layout of the PCF8574 device, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I2C signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors should be placed as close to the PCF8574 device as possible. These best practices are shown in Figure 27. For the layout example provided in Figure 27, it would be possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power (VCC) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to VCC or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 27. Product Folder Links: PCF8574 Copyright © 2001-2015, Texas Instruments Incorporated # 11.2 Layout Example Figure 27. Layout Example for PCF8574 ### 12 Device and Documentation Support #### 12.1 Trademarks All trademarks are the property of their respective owners. ### 12.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. 24-Aug-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|-----------------------------------|------------------|---------------------|--------------|----------------|---------| | PCF8574DGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | (2)<br>Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (4/5)<br>PF574 | Sample | | PCF8574DGVRG4 | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PF574 | Sample | | PCF8574DW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCF8574 | Sample | | PCF8574DWR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCF8574 | Sample | | PCF8574DWRE4 | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCF8574 | Sample | | PCF8574DWRG4 | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCF8574 | Sample | | PCF8574N | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | PCF8574N | Sample | | PCF8574NE4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | PCF8574N | Sample | | PCF8574PW | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PF574 | Sample | | PCF8574PWG4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PF574 | Sample | | PCF8574PWR | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PF574 | Sample | | PCF8574PWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PF574 | Sample | | PCF8574RGTR | ACTIVE | VQFN | RGT | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWJ | Sample | | PCF8574RGYR | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PF574 | Sample | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. # PACKAGE OPTION ADDENDUM 24-Aug-2018 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 11-Aug-2017 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCF8574DGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCF8574DWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | PCF8574DWRG4 | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | PCF8574PWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | PCF8574RGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q2 | | PCF8574RGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 11-Aug-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | PCF8574DGVR | TVSOP | DGV | 20 | 2000 | 367.0 | 367.0 | 35.0 | | PCF8574DWR | SOIC | DW | 16 | 2000 | 367.0 | 367.0 | 38.0 | | PCF8574DWRG4 | SOIC | DW | 16 | 2000 | 367.0 | 367.0 | 38.0 | | PCF8574PWR | TSSOP | PW | 20 | 2000 | 367.0 | 367.0 | 38.0 | | PCF8574RGTR | VQFN | RGT | 16 | 3000 | 346.0 | 346.0 | 35.0 | | PCF8574RGYR | VQFN | RGY | 20 | 3000 | 367.0 | 367.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (R-PVQFN-N20) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-4/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040000-2/H SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC #### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.