# FUJITSU MICROELECTRONICS # NMOS 16,384-BIT DYNAMIC RANDOM ACCESS MEMORY #### DESCRIPTION The Fujitsu MB8118 is a fully decoded dynamic NMOS random access memory organized as 16,384 one-bit words. The design is optimized for high-speed, high performance applications such as mainframe memory, buffer memory peripheral storage and environments where low power dissipation and compact layout are required. Multiplexed row and column address inputs permit the MB8118 to be housed in a standard 16-pin DIP. Pin outs conform to the JEDEC approved pin out. The MB8118 is fabricated using silicon-gate NMOS and Fujitsu's advanced Double-Layer Polysilicon process. This process, coupled with single-transistor memory storage cells, permits maximum circuit density and minimal chip size. Dynamic circuitry is employed in the design, including the sense amplifiers. Clock timing requirements are noncritical, and power supply tolerance is very wide. All inputs are TTL compatible; the output is threestate TTL. CERAMIC PACKAGE DIP-16C-C03 PLASTIC PACKAGE DIP-16P-M01 # **FEATURES** - 16,384 × 1 RAM, 16 pin package - Silicon-gate, Double Poly NMOS, single transistor cell - Address access time: 100 ns max (MB8118-10) 120 ns max (MB8118-12) - Cycle time: 235 ns min (MB8118-10) - 270 ns min (MB8118-12) Low power: 182mW max (MB8118-10) - 160mW max (MB8118-12) 16.5mW max (Standby) • +5V single power supply, ± 10% - tolerance On chip substrate bias generator - All inputs TTL compatible, low capacitive load - Three-state TTL compatible output - Hidden refresh capability - Common I/O capability using "Early Write" operation - Output unlatched at cycle end allows extended page boundary and two-dimensional chip select - Read-Modify-Write, RAS-only refresh, and Page-Mode capability - On-chip latches for Addresses and Data-in - Pin compatible with Intel 2118 and MCM4517 # PIN ASSIGNMENT This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. MB8118 BLOCK DIAGRAM CLOCK GEN COLUMN COLUM FUJITSU reserves the right to change products and specifications without notice. This information does not convey any license under patent rights of FUJITSU LTD, or others. # MB8118-10/MB8118-12 # ABSOLUTE MAXIMUM RATINGS (See NOTE) | | | | T | <del>, </del> | | |------------------------------------------------|--------------------|------------------------------------|----------------------------|--------------------------------------------------|--| | Rating | | Symbol | Value | Unit | | | Voltage on any pin relative to V <sub>SS</sub> | | V <sub>IN</sub> , V <sub>OUT</sub> | V <sub>OUT</sub> -1 to +7 | | | | Voltage on $V_{CC}$ pin relative to $V_{SS}$ | | Vcc | -1 to +7 | V | | | Storage temperature | Ceramic<br>Plastic | T <sub>STG</sub> | -55 to +150<br>-55 to +125 | - °C | | | Power dissipation | | PD | 1.0 | w | | | Short circuit output current | | _ | 50 | mA | | | | | | | | | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability # RECOMMENDED OPERATING CONDITIONS (Referenced to V<sub>SS</sub>) | | | | Value | | | Operating<br>Temperature | | | | | |--------------------------------|-----------------|------|-------|-----|------|--------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур | Max | Unit | | | | | | | Supply Voltage | Vcc | 4.5 | 5.0 | 5.5 | V | | | | | | | | V <sub>SS</sub> | 0 | 0 | 0 | ٧ | 200200 | | | | | | Input High Voltage, all inputs | ViH | 2.4 | _ | 6.5 | V | 0°C to +70°C | | | | | | Input Low Voltage, all inputs | V <sub>IL</sub> | -1.0 | _ | 0.8 | V | | | | | | # **CAPACITANCE** $(T_A = 25^{\circ}C)$ | Parameter | Symbol | | | | | |---------------------------------------------------------------------|------------------|-----|-----|-----|------| | | | Min | Тур | Max | Unit | | Input Capacitance A <sub>0</sub> ~ A <sub>6</sub> , D <sub>IN</sub> | C <sub>IN1</sub> | | _ | 5 | pF | | Input Capacitance RAS, CAS, WE | C <sub>IN2</sub> | _ | _ | 8 | pF | | Output Capacitance DOUT | COUT | _ | _ | 7 | pF | ## STATIC CHARACTERISTICS (Recommended operating conditions unless otherwise noted.) | | | | MB8118-10 | | MB8118-12 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|------------|-----|-----------|-----|------| | Parameter I | Votes | Symbol | Min | Max | Min | Max | Unit | | OPERATING CURRENT | 1 | | | | - | | | | Average Power Supply Current (RAS, CAS cycling; t <sub>RC</sub> = Min) | | I <sub>CC1</sub> | <b> </b> — | 33 | _ | 29 | mA | | STANDBY CURRENT | | | | | | | | | Average Power Supply Current ( $\overline{RAS} = \overline{CAS} = V_{IH}, D_{OUT} = $ High Impedance) | | Icc2 | _ | 3.0 | _ | 3.0 | mA | | REFRESH CURRENT | 1 | | | | | | | | Average Power Supply Current (RAS cycling, CAS = VIH; tRC = Min) | | Іссз | - | 25 | | 22 | mA | | PAGE MODE CURRENT | 1 | | | | | | | | Average Power Supply Current ( $\overline{RAS} = V_{IL}$ , $\overline{CAS}$ cycling, $t_{PC} = Min$ ) | | ICC4 | _ | 25 | | 22 | mA | | INPUT LEAKAGE CURRENT | | | | | | | | | Input Leakage Current, any input (0V $\le$ V <sub>IN</sub> $\le$ 5.5). Input pins not under test = 0V, 4.5V $\le$ V <sub>CC</sub> $\le$ 5.5V, V <sub>SS</sub> = 0V | | ŧı∟ | -10 | 10 | -10 | 10 | μΑ | | OUTPUT LEAKAGE CURRENT | | | | | | | | | (Data out is disabled, 0V ≤ V <sub>OUT</sub> ≤ 5.5V) | | loL | -10 | 10 | -10 | 10 | μΑ | | OUTPUT LEVEL | | | | | | | | | Output Low Voltage (I <sub>OL</sub> = 4.2 mA) | | VOL | _ | 0.4 | _ | 0.4 | V | | OUTPUT LEVEL | | | | | | | | | Output High Voltage ( $I_{OH} = -5 \text{ mA}$ ) | | V <sub>OH</sub> | 2.4 | | 2.4 | _ | V | Note: 1 I<sub>CC</sub> is dependent on output loading. Specified values are obtained with the output open. ## **FUJITSU** MICROELECTRONICS # **DYNAMIC CHARACTERISTICS NOTES 1,2,3** (Recommended operating conditions unless otherwise noted.) | recommended operating contained of | | MB8118-10 | | | MB8118-12 | | | | |--------------------------------------------------|------------------|-----------|--------------|-------|-----------|-----|----------|------| | Parameter Notes | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Time Between Refresh | †REF | _ | | 2 | | | 2 | ms | | Random Read/Write Cycle Time | t <sub>RC</sub> | 235 | | | 270 | _ | | ns | | Read-Write Cycle Time | tRWC | 285 | | | 320 | _ | | ns | | Page Mode Cycle Time | tPC | 125 | _ | _ | 145 | _ | | ns | | Access Time from RAS 4 6 | tRAC | - | _ | 100 | | _ | 120 | ns | | Access Time from CAS 5 6 | | | _ | 55 | _ | | 65 | ns | | Output Buffer Turn Off Delay | tOFF | 0 | | 45 | 0 | | 50 | ns | | Transition Time | t <sub>T</sub> | 3 | _ | 50 | 3 | _ | 50 | ns | | RAS Precharge Time | t <sub>BP</sub> | 110 | _ | _ | 120 | _ | _ | ns | | RAS Pulse Width | IRAS | 115 | _ | 10000 | 140 | _ | 10000 | ns | | RAS Hold Time | tRSH | 70 | _ | — | 85 | _ | | ns | | CAS Prechange Time (all cycles except page mode) | tCPN | 50 | | | 55 | _ | | ns | | CAS Precharge Time (Page mode only) | tcp | 60 | <u> </u> | | 70 | _ | | ns | | CAS Pulse Width | tCAS | 55 | | 10000 | 65 | | 10000 | ns | | CAS Hold Time | tcsh | 100 | ! | _ | 120 | | T - | ns | | RAS to CAS Delay Time | | 25 | _ | 45 | 25 | | 55 | ns | | CAS to RAS Precharge Time | tCRP | 0 | _ | _ | 0 | _ | _ | ns | | Row Address Set Up Time | tasa | 0 | _ | | 0 | _ | | ns | | Row Address Hold Time | tRAH | 15 | _ | | 15 | | | กร | | Column Address Set Up Time | tASC | 0 | | _ | 0 | | | ns | | Column Address Hold Time | tCAH | 15 | T - | _ | 15 | _ | ! | ns | | Column Address Hold Time Referenced to RAS | tAR | 60 | _ | T - | 70 | _ | | ns | | Read Command Set Up Time | tRCS | 0 | _ | | 0 | | | n | | Read Command Hold Time | <sup>t</sup> RCH | 0 | <del>-</del> | | 0 | _ | | n | | Write Command Set Up Time | twcs | 0 | | _ | 0 | | <u> </u> | n | | Write Command Hold Time | twch | 30 | | _ | 35 | | | n | | Write Command Hold Time Referenced to RAS | twcR | 75 | T — | _ | 90 | _ | | n: | | Write Command Pulse Width | twp | 30 | _ | _ | 35 | | | n: | | Write Command to RAS Lead Time | †RWL | 60 | | _ | 65 | _ | _ | n: | | Write Command to CAS Lead Time | tcwL | 45 | T - | T - | 50 | _ | | n: | | Data In Set Up Time | tos | 0 | - | _ | 0 | | | n | | Data In Hold Time | tDH | 30 | _ | | 35 | | | n | | Data In Hold Time Referenced to RAS | tDHR | 75 | 1 - | T - | 90 | | | n | | | tcwp | 55 | | T | 65 | _ | | n | | | tRWD | 120 | _ | | 120 | | | n: | | Read Command Hold Time Referenced to RAS | tBBH | 20 | _ | _ | 25 | _ | _ | n | #### Notes: - $\ensuremath{\,\blacksquare\,}$ An initial pause of $200\mu s$ is required. Then several cycles are required after power up before proper device operation is achieved. Any 8 cycles which perform refresh are adequate for this - purpose. Dynamic measurements assume t<sub>T</sub>=5ns. - $\ensuremath{\,\exists\,}\ensuremath{\,\,}\ensuremath{\,\,}\ensuremath{\,\,}\ensuremath{\,\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensuremath{\,}\ensurem$ of input signals. Also, transition times are measured between VIH and VIL. - Assumes that t<sub>RCD</sub><t<sub>RCD</sub> (max). If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will increase by the amount that tRCD exceeds the value shown. - Is Assumes that t<sub>RCD</sub>>t<sub>RCD</sub> (max). Is Measured with a load equivalent to 2 TTL loads and 100pF. - Operation within the t<sub>RCD</sub> (max) limit insures that t<sub>RCD</sub> (max) can be met. tRCD (max) is specified as a reference point only; if tRCD is greater than the specified tRCD (max) limit, then access time is - controlled exclusively by t<sub>CAC</sub>. If t<sub>RCD</sub>(min) = t<sub>RAH</sub>(min) + 2t<sub>T</sub>(t<sub>T</sub>=5ns) + t<sub>ASC</sub>(min). If t<sub>WCS</sub>, t<sub>CWD</sub> and t<sub>RWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If twcs>twcs (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout entire cycle. If tcwp>tcwp (min) and tqwp>tqwp (min), the cycle is a read-write cycle and data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied the condition of the data out is indeterminate. **FUJITSU** MICROELECTRONICS ## MB8118-10/MB8118-12 # HIDDEN RAS-ONLY REFRESH CYCLE TIMING DIAGRAM # DESCRIPTION Address Inputs A total of fourteen binary input address bits are required to decode any one of 16,384 storage cell locations within the MB8118. Seven row-address bits are established on the input pins (A<sub>0</sub> through A<sub>0</sub>) and latched with the Row Address Strobe (RAS). Seven column-address bits are established on the input pins and latched with the Column Address Strobe (CAS). All input addresses must be stable on or before the falling edge of RAS. CAS is internally inhibited (or "gated") by RAS to permit triggering of CAS as soon as the Row Address Hold Time (IRAH) specification has been satisfied and the address inputs have been changed from row-addresses to column-addresses. # Write Enable The read mode or write mode is selected with the WE input. A logic 'high' on WE dictates read mode; logic 'low' dictates write mode. Data input is disabled when read mode is selected. WE can be driven by standard TTL circuits without a pull-up resistor. #### Data Input: Data is written into the MB8118 during a write or read-write cycle. The last falling edge of ## FIG. 1-HIDDEN REFRESH RAS ONLY REFRESH CYCLE WE or CAS is a strobe for the Data In (D<sub>IN</sub>) register. In a write cycle, if WE is brought low (write mode) before CAS, D<sub>IN</sub> is strobed by CAS, and the set-up and hold times are reference to CAS. In a read-write cycle, WE will be delayed until CAS has made its negative transition. Thus D<sub>IN</sub> is strobed by WE, and set-up and hold times are referenced to WE. #### **Data Output** The output buffer is three-state TTL compatible with a fan-out of two standard TTL loads. Data-out is the same polarity as data-in. The output is in a high impedance state until CAS is brought low. In a read cycle, or a read-write cycle, the output is valid after taAC from transition of RAS when taCD (max) is satisfied, or after taCC from transition of CAS when the transition occurs after taCD (max). Data remains valid until CAS is returned to a high level. In a write cycle the identical sequence occurs, but data is not valid. #### Page-Mode Page-mode operation permits latching the row-address into the MB8118 and maintaining RAS at a logic "low" throughout all successive memory operations in which the row-address doesn't change. This saves the power required by a RAS cycle. Access and cycle times are decreased because the time normally required to strobe a new row-address is eliminated. #### **RAS-Only Refresh** Refresh of the dynamic memory is accomplished by performing a memory cycle at each of the 128 row-addresses at least every two milliseconds. RAS-only refresh prevents any output during refresh because the output buffer is in the high impedance state since CAS is at V<sub>III</sub>. Strobing each of the 128 row-addresses with RAS will cause all bits in the memory to be refreshed. RAS-only refresh results in a substantial reduction in power dissipation. #### Hidden Refresh RAS-ONLY REFRESH CYCLE may take place while maintaining valid output data. This feature is referred to as Hidden Refresh. Hidden Refresh is performed by holding $\widehat{CAS}$ at $V_{1L}$ from a previous memory read cycle. (See Figure 1 below) 1-8