November 1999

🗙 National Semiconductor

# LM2686 Regulated Switched Capacitor Voltage Converter

## **General Description**

The LM2686 CMOS charge-pump voltage converter operates as an input voltage doubler and a +5V regulator for an input voltage in the range of +2.85V to +6.5V. Three low cost capacitors are used in this circuit to provide up to 50mA of output current at +5.0V ( $\pm$  5%). The LM2686 operates at a 130 kHz switching frequency to reduce output resistance and voltage ripple. With an operating current of only 450µA (operating efficiency greater than 80% with most loads) and 6.0µA typical shutdown current, the LM2686 is ideal for use in battery powered systems. The device is in a small 14-pin TSSOP package.

## Features

- +5V regulated output
- Doubles input supply voltageTSSOP 14 package
- 80% typical conversion efficiency at 25mA
- Input voltage range of 2.85V to 6.5V
- Independent shutdown control pins

## Applications

- Cellular phones
- Pagers
- PDAs
- Handheld Instrumentation
- 3.3V to 5V Voltage Conversion Applications

## **Typical Application and Connection Diagram**





14-Pin TSSOP

## Ordering Information

| Order Number | Package Type | NSC Package<br>Drawing | Supplied As               |  |  |
|--------------|--------------|------------------------|---------------------------|--|--|
| LM2686MTC    | TSSOP-14     | MTC14                  | 94 Units, Rail            |  |  |
| LM2686MTCX   | TSSOP-14     | MTC14                  | 2.5k Units, Tape and Reel |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |
|              |              |                        |                           |  |  |

© 1999 National Semiconductor Corporation DS101141

| g |
|---|
| 8 |
| 8 |
| 2 |
| 2 |
|   |

#### rinti Din D

| Pin No. | Name              | Function                                                                                                                        |
|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>IN</sub> * | Power supply input voltage.                                                                                                     |
| 2       | GND**             | Power supply ground.                                                                                                            |
| 3       | GND**             | Power supply ground.                                                                                                            |
| 4       | GND**             | Power supply ground.                                                                                                            |
| 5       | CE                | Chip enable input. This pin is high for normal operation and low for shutdown and $V_{\mbox{\scriptsize PSW}}$ load disconnect. |
| 6       | SD                | Shutdown input. This pin is low for normal operation and high for shutdown and $V_{\text{PSW}}$ load disconnect.                |
| 7       | V <sub>IN</sub> * | Power supply input voltage.                                                                                                     |
| 8       | NC                | No connection.                                                                                                                  |
| 9       | NC                | No connection.                                                                                                                  |
| 10      | V <sub>05</sub>   | Regulated +5V output.                                                                                                           |
| 11      | V <sub>PSW</sub>  | V <sub>05</sub> output connected through a series switch, PSW.                                                                  |
| 12      | V <sub>DBL</sub>  | Output of doubled input voltage.                                                                                                |
| 13      | C1 <sup>+</sup>   | The positive terminal of doubling charge-pump capacitor, C1.                                                                    |
| 14      | C <sub>1</sub> -  | The negative terminal of doubling charge-pump capacitor, C1.                                                                    |

\* All  $V_{IN}$  pins, pin 1 and pin 7 must be tied together for proper operation. \*\* All ground pins, pin 2, pin 3 and pin 4 must be tied together for proper operation.

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>IN</sub> to GND)                          | 6.8V                     |
|------------------------------------------------------------------|--------------------------|
| SD, CE                                                           | (GND - 0.3V) to          |
|                                                                  | (V <sub>In</sub> + 0.3V) |
| V <sub>05</sub> Continuous Output Current                        | 80mA                     |
| V <sub>05</sub> Short-Circuit Duration to GND (Note 2)           | Indefinite               |
| Continuous Power Dissipation (T <sub>A</sub><br>= 25°C) (Note 3) | 600mW                    |

| T <sub>JMAX</sub> (Note 3)      | 150°C          |
|---------------------------------|----------------|
| θ <sub>JA</sub> (Note 3)        | 140°C/W        |
| Operating Ambient Temp. Range   | –40°C to 85°C  |
| Operating Junction Temperature  |                |
| Range                           | -40°C to 125°C |
| Storage Temp. Range             | –65°C to 150°C |
| Lead Temp. (Soldering, 10 sec.) | 300°C          |
| ESD Rating (Note 4)             | 2kV            |
|                                 |                |

LM2686

## **Electrical Characteristics**

Limits with standard typeface apply for  $T_J$  = 25°C, and limits in **boldface type** apply over the full temperature range. Unless otherwise specified V<sub>IN</sub> = 3.6V, C<sub>1</sub> = C<sub>3</sub> = 2.2µF. C<sub>2</sub> = 4.7µF. (Note 5)

| Symbol               | Parameter                                           | Conditions                                               | Min   | Тур  | Max   | Units |
|----------------------|-----------------------------------------------------|----------------------------------------------------------|-------|------|-------|-------|
| V+                   | Supply Voltage                                      |                                                          | 2.85  |      | 6.5   | V     |
| Ι <sub>Q</sub>       | Supply Current                                      | No Load                                                  |       | 450  | 950   | μA    |
| I <sub>SD</sub>      | Shutdown Supply Current                             | V <sub>IN</sub> = 6.5V                                   |       | 6    | 30    | μA    |
| V <sub>SD</sub>      | Shutdown Pin Input Voltage for CE, SD               | Logic Input High @ 6.5V                                  | 2.4   |      |       | v     |
|                      |                                                     | Logic Input Low @ 6.5V                                   |       |      | 0.8   |       |
| I <sub>L</sub> (+5V) | Output Current at V <sub>05</sub>                   | $2.85V \le V_{IN} \le 6.5V$                              |       |      | 50    | mA    |
| Fsw                  | Switch Frequency                                    |                                                          | 85    | 130  | 180   | kHz   |
| $P_{EFF}$            | Average Power Efficiency at $V_{05}$                | $2.85V < V_{IN} < 6.5V$<br>$I_{L} = 25mA \text{ to GND}$ |       | 82   |       | %     |
| V <sub>05</sub>      | Output Regulation                                   | $1mA < I_{L} < 50mA, V_{IN} = 6.5V$<br>(Note 6)          | 4.848 | 5.05 | 5.252 | V     |
|                      |                                                     | $1mA < I_{L} < 50mA, V_{IN} = 6.5V$<br>(Note 6)          | 4.797 | 5.05 | 5.303 | V     |
| $G_{LINE}$           | Line Regulation                                     | 2.85V < V <sub>IN</sub> < 3.6V                           |       | 0.25 |       | %/V   |
|                      |                                                     | $3.6V < V_{IN} < 6.5V$                                   |       | 0.05 |       |       |
| G <sub>LOAD</sub>    | Load Regulation                                     | 1mA < I <sub>L</sub> < 50mA, V <sub>IN</sub> = 6.5V      |       | 0.3  | 1.0   | %     |
| R <sub>sw</sub>      | Series Switch Resistance from $V_{05}$ to $V_{PSW}$ | V <sub>IN</sub> > 2.85V                                  |       | 5.0  |       | Ω     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.

Note 2: V<sub>05</sub> may be shorted to GND without damage. For temperature above 85°C, V<sub>05</sub> must not be shorted to GND or device may be damaged.

Note 3: The maximum allowable power dissipation is calculated by using  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ , where  $T_{JMAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the specified package.

Note 4: The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin.

Note 5: In the typical operating circuit, capacitors C1 and C3 are 2.2µF, 0.3Ω maximum ESR capacitors. Capacitors with higher ESR will increase output resistance, reduce output voltage and efficiency.

Note 6: The 50mA maximum current assumes no current is drawn from V<sub>DBL</sub> pin. See Voltage Doubler section in the Detailed Device Description.



www.national.com

4





### **Detailed Device Description**



### FIGURE 1. Functional Block Diagram

The LM2686 CMOS charge pump voltage converter operates as an input voltage doubler, +5V regulator for an input voltage in the range of +2.85V to +6.5V. It delivers maximum load currents of 50mA for the regulated +5V, with an operating current of only 450µA. It also has a typical shutdown current of 6µA. All these performance qualities make the LM2686 an ideal device for battery powered systems.

The LM2686 has two main functional blocks: a voltage doubler and a low dropout (LDO) regulator. *Figure 1* shows the LM2686 functional block diagram.

### Voltage Doubler

The voltage doubler ties directly to  $V_{\rm IN}$  and doubles the input voltage in the range from +2.85V to +5.4V up to 5.7V to 10.8V at the  $V_{\rm DBL}$  pin. For  $V_{\rm IN}$  above 5.4V, the doubler shuts off and the input voltage is passed directly to VDBL via an internal power switch.

The doubler contains four large CMOS switches which are switched in a sequence to double the input supply voltage. Figure 2 illustrates the voltage conversion scheme. When S2 and S4 are closed, C1 charges to the supply voltage V<sub>IN</sub>. During this time interval, switches S1 and S3 are open. In the next time interval, S2 and S4 are opened at the same time, S1 and S3 are closed, the sum of the input voltage V<sub>IN</sub> and the voltage across C1 gives the 2V<sub>In</sub> and the voltage across C2 gives the 2V<sub>IN</sub> at V<sub>DBL</sub> output. V<sub>DBL</sub> supplies the LDO regulator. It is recommended not to load V<sub>DBL</sub> when V<sub>05</sub> has a load of 50mA. For proper operation, the sum of V<sub>DBL</sub> and V<sub>05</sub> loads must not be more than 50mA.



FIGURE 2. Voltage Doubler Principle

#### +5 LDO Regulator

 $V_{DBL}$  is the input to an LDO regulator that regulates it to a +5 output voltage at  $V_{05}.~V_{PSW}$  is tied to  $V_{05}$  through a series switch PSW. The LDO output capacitor (4.7µF Tantalum) may be connected to either  $V_{05}$  or  $V_{PSW}.$ 

#### Shutdown and Load Disconnect

In addition to the nominal charge pump and regulator functions, the LM2686 features shutdown and load disconnect circuitry. CE (chip enable) and SD (shutdown positive) perform the same task with opposite input polarities. When CE is low or SD is high, all circuit blocks are disabled and  $V_{o5}$  falls to ground potential. This is the same result as when the die temperature exceeds 150°C, and the device's internal thermal shutdown is triggered.

The LM2686 incorporates a low impedance switch tied to the V<sub>05</sub> output, because some special applications require load disconnect and this is achievable via the switch. Switch PSW connects V<sub>05</sub> to V<sub>PSW</sub>. In normal operation, this switch is closed, allowing 5V loads to be tied to either V<sub>05</sub> or V<sub>PSW</sub>. Forcing CE low or SD high opens the PSW.

## Application Information

#### Capacitor Selection

The output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors.

#### **Voltage Doubler External Capacitors**

The selection of capacitors are based on the specifications of the dropout voltage (which equals  $I_{OUT}$   $R_{OUT}$ ), the output voltage ripple, and the converter efficiency.

$$R_{OUT} = 2 R_{SW} + \frac{2}{f_{OSC} \times C_1} + 4 ESR_{C_1} + ESR_{C_3}$$

where  $R_{SW}$  is the sum of the ON resistance of the internal MOSFET switches as shown in *Figure 2*.

The peak-to-peak output voltage ripple is determined by the oscillator frequency, the capacitance and ESR of the capacitor C3.

$$V_{RIPPLE} = \frac{I_{L}}{f_{OSC} \times C_{2}} + 2 \times I_{L} \times ESR_{C_{3}}$$

## Application Information (Continued)

High capacitance ( $2.2\mu$ F to higher), low ESR capacitors can reduce the output resistance and the voltage ripple.

Power efficiency of = 
$$\frac{P_{OUT}}{P_{IN}} = \frac{l_L^2 R_L}{l_L^2 R_L + l_L^2 R_{OUT} + l_Q (V+)}$$

where  $I_Q(V+)$  is the quiescent power loss of the IC device, and  $I^2{}_LR$  is the conversion loss associated with the switch on-resistance, the two external capacitors and their ESRs.

Low ESR capacitors (table to be referenced) are recommended to maximize efficiency, reduce the output voltage drop and voltage ripple.

### +5 LDO Regulator External Capacitors

The voltage doubler output capacitor, C3, serves as the input capacitor of the 5 LDO regulator. The output capacitor C4, must meet the requirement for minimum amount of capacitance and appropriate ESR (Equivalent Serving Resistance) for proper operations. The ESR value must remain within the regions of stability as shown in *Figure 3, Figure 4* and *Figure 5* to ensure output's stability. A minimum capacitance of 1µF is required at the output. This can be increased without limit, but a 4.7µF tantalum capacitor is recommended for loads ranging upto the maximum specification. In lighter loads of less or equal to 10mA, ceramic capacitor of at least 1µF and ESR in the milliohms can be used. This has to be connected to V<sub>PSW</sub> pin instead of the V<sub>o5</sub> pin.

Any output capacitor used should have a good tolerance over temperature for capacitance and ESR values. The larger the capacitor, with ESR within the stable region, the better the stability and noise performance.



