D3343, OCTOBER 1989

- Extremely Low Offset Voltage ... 5 μV Max
- Extremely Low Change in Offset Voltage with Temperature ... 0.003 μV/°C Typ
- Low Input Offset Current ... 30 pA Max
- A<sub>VD</sub> . . . 120 dB Min
- CMRR and k<sub>SVR</sub> ... 110 dB Min
- Single-Supply Operation
- Common-Mode Input Voltage Range Includes the Negative Rail
- No Noise Degradation with External Capacitors Connected to V<sub>DD</sub>\_

#### description

The ICL7652 is a precision chopper-stabilized operational amplifier manufactured using Texas Instruments Advanced LinCMOS<sup>™</sup> process. This process, in conjunction with unique chopper-stabilization circuitry, produces an operational amplifier whose performance matches or exceeds that of similar devices available today.

Chopper stabilization techniques make possible extremely high dc precision by continuously nulling input offset voltage even with variations in temperature, time, common-mode voltage, and supply voltage. Additionally, low-frequency noise voltage is significantly reduced. This precision, coupled with the extremely high input impedance of the CMOS input stage, makes the ICL7652 an ideal choice for low-level signal-processing applications such as strain gauges, thermocouples, and other transducer amplifiers.

The ICL7652 input common-mode range includes the negative rail, thereby providing superior performance in either single-supply or split-





#### AVAILABLE OPTIONS

|             |                     | PACKAGE  |           |          |  |  |  |
|-------------|---------------------|----------|-----------|----------|--|--|--|
|             | V <sub>IO</sub> max | •••••==  | CERAMIC   | PLASTIC  |  |  |  |
| TA          | AT 25°C             | OUTLINE  | DIP       |          |  |  |  |
|             |                     | (D)      | (JG)      | (P)      |  |  |  |
| 0°C to 70°C | 5 μV                | ICL7652D | ICL7652JG | ICL7652P |  |  |  |

D package is available taped and reeled. Add "R" suffix to device type (i.e., ICL7652DR).



#### DISTRIBUTION OF ICL7652 INPUT OFFSET VOLTAGE

supply applications, even at supply voltages as low as  $\pm 1.9$  V. The ICL7652 also features fast overload recovery time. Two external capacitors are required to operate the device; however, the on-chip chopper control circuitry is transparent to the user.

The device inputs and output are designed to withstand -100-mA surge currents without sustaining latchup. Additionally, the ICL7652 incorporates internal ESD protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015; however, care should be exercised in handling these devices, as exposure to ESD may result in degradation of the device parametric performance.

The ICL7652 is characterized for operation from 0°C to 70°C.

Advanced LinCMOS is a trademark of Texas Instruments Incorporated.



### functional block diagram





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>DD+</sub> (see Note 1) 8 V   Supply voltage, V <sub>DD-</sub> -8 V   Differential input voltage (see Note 2) ±16 V   Input voltage range, V <sub>I</sub> (any input) ±8 V   Input current, I <sub>I</sub> (each input) ±5 mA   Output current, I <sub>O</sub> ±50 mA   Duration of short-circuit current at (or below) 25°C (see Note 3) See Dissipation Rating Table   Operating free-air temperature range, T <sub>A</sub> 0°C to 70°C |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Storage temperature range –65°C to 150°C                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or P package 260°C                                                                                                                                                                                                                                                                                                                                                                              |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: JG package                                                                                                                                                                                                                                                                                                                                                                                        |

NOTES: 1. All voltage values, except differential voltages, are with respect to the midpoint between V<sub>DD+</sub> and V<sub>DD-</sub>.

2. Differential voltages are at the noninverting input with respect to the inverting input.

3. The output may be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum dissipation rating is not exceeded.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                |
| JG      | 1050 mW                               | 8.4 mW/°C                                      | 672 mW                                |
| Р       | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                |

### recommended operating conditions

|                                                | MIN               | MAX                     | UNIT |
|------------------------------------------------|-------------------|-------------------------|------|
| Supply voltage, V <sub>DD</sub>                | ± 1.9             | ± 8                     | V    |
| Common-mode input voltage, V <sub>IC</sub>     | V <sub>DD</sub> - | V <sub>DD +</sub> - 1.9 | V    |
| Operating free-air temperature, T <sub>A</sub> | 0                 | 70                      | °C   |



# electrical characteristics at specified free-air temperature, $V_{DD\pm} = \pm 5 V$ (unless otherwise noted)

|                   | PARAMETER                                                            | TEST CO                                                               | NDITIONS             | ΤA <sup>†</sup> | MIN   | ТҮР   | MAX  | UNIT        |
|-------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------|-----------------|-------|-------|------|-------------|
| VIO               | Input offset voltage                                                 |                                                                       |                      | 25°C            |       | 0.6   | 5    |             |
| 10                | input onset voltage                                                  | 1 H                                                                   |                      | Full range      |       |       | 7.25 | μV          |
| ανιο              | Temperature coefficient of input offset voltage                      |                                                                       |                      | Full range      |       | 0.003 | 0.05 | μV/°C       |
| -                 | Input offset voltage long-term drift (see Note 4)                    |                                                                       |                      | 25°C            |       | 0.003 | 0.06 | μV/mo       |
| IIO               | Input offset current                                                 | • IC = 0,                                                             | 118 = 50 22          | 25°C            |       | 2     | 30   | pA          |
| -10               |                                                                      |                                                                       | F                    |                 |       |       | 100  |             |
| IВ                | Input bias current                                                   |                                                                       |                      | 25°C            |       | 4     | 30   | pА          |
|                   |                                                                      |                                                                       |                      |                 |       |       | 100  | ] <b>PA</b> |
|                   | Common-mode input voltage range                                      |                                                                       |                      |                 | - 5   |       |      |             |
| VICR              |                                                                      | $R_{S} = 50 \Omega$                                                   |                      | Full range      | to    |       |      | V           |
|                   |                                                                      |                                                                       |                      |                 | 3.1   |       |      |             |
| V <sub>OM +</sub> | Maximum positive peak output voltage swing                           | $R_{I} = 10 k\Omega$                                                  |                      | 25°C            | 4.7   | 4.8   |      | - v         |
|                   |                                                                      |                                                                       |                      | Full range      | 4.7   |       |      |             |
| V <sub>OM</sub> – | Maximum negative peak output voltage swing                           | $R_{I} = 10 k\Omega$                                                  |                      | 25°C            | - 4.7 | - 4.9 |      | -  v        |
|                   |                                                                      |                                                                       |                      | Full range      | - 4.7 |       |      |             |
| A <sub>VD</sub>   | Large-signal differential voltage amplification                      | $V_{O} = \pm 4 V$ , $R_{L} = 10$                                      | $B_{I} = 10 k\Omega$ | 25°C            | 120   | 150   |      | dB          |
|                   |                                                                      | 10 - 11,                                                              |                      | Full range      | 114   |       |      | u.          |
| <sup>f</sup> ch   | Internal chopping frequency                                          |                                                                       |                      | 25°C            |       | 450   |      | Hz          |
| CMRR              | Common-mode rejection ratio                                          | $V_{O} = 0$ , $V_{IC} = V_{ICR}$ min,<br>R <sub>S</sub> = 50 $\Omega$ |                      | 25°C            | 110   | 140   |      | dB          |
|                   |                                                                      |                                                                       |                      | Full range      | 104   |       |      |             |
| <sup>k</sup> SVR  | Supply-voltage rejection ratio ( $\Delta V_{DD} + / \Delta V_{IO}$ ) | $V_{DD \pm} = \pm 1.9$                                                |                      | 25°C            | 110   | 135   |      | dB          |
| 001               |                                                                      | V <sub>O</sub> = 0,                                                   | $R_{S} = 50 \Omega$  | Full range      | 104   |       |      |             |
| IDD               | Supply current                                                       | $V_{O} = 0,$                                                          | No load              | 25°C            |       | 1.5   | 2.4  | mA          |
| .00               |                                                                      | •0 = 0,                                                               |                      | Full range      |       |       | 3.5  |             |

NOTE 4: Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at  $T_A = 150^{\circ}C$  extrapolated to  $T_A = 25^{\circ}C$  using the Arrhenius equation and assuming an activation energy of 0.96 eV.

### operating characteristics at specified free-air temperature, $V_{DD\pm} = \pm 5 V$ (unless otherwise noted)

|                    | PARAMETER                                   | TEST CONDITIONS                                                                     | TAt        | MIN | TYP   | MAX | UNIT   |  |
|--------------------|---------------------------------------------|-------------------------------------------------------------------------------------|------------|-----|-------|-----|--------|--|
| SR +               | Positive slew rate at unity gain            | $N_{2} = \pm 2.2 M$                                                                 | 25°C       | 2   | 2.8   |     | - V/μs |  |
| 3N + F             |                                             | $V_{O} = \pm 2.3 V,$<br>- $R_{I} = 10 k\Omega,$                                     | Full range | 1.5 |       |     |        |  |
| SR –               | Negative slew rate at unity gain            |                                                                                     | 25°C       | 2.3 | 3.1   |     | N/ma   |  |
|                    | Negative siew rate at unity gain            | C <sub>L</sub> = 100 pF                                                             | Full range | 1.8 |       |     | V/μs   |  |
| v <sub>n</sub>     | Equivalent input noise voltage (see Note 5) | f = 10 Hz                                                                           | 25°C       |     | 94    |     | nV/√Hz |  |
| ۳n                 |                                             | f = 1 kHz                                                                           | 25°C       |     | 23    |     |        |  |
|                    | Peak-to-peak equivalent input noise voltage | f = 0 to 1 Hz                                                                       | 25°C       |     | 0.8   |     |        |  |
| V <sub>N(PP)</sub> | reak-to-peak equivalent input hoise voitage | f = 0 to 10 Hz                                                                      | 25°C       |     | 2.8   |     | - μν   |  |
| In                 | Equivalent input noise current              | f = 1 kHz                                                                           | 25°C       |     | 0.004 |     | pA/√Hz |  |
|                    | Gain-bandwidth product                      | $      f = 10 \text{ kHz},  R_{L} = 10 \text{ k}\Omega, \\ C_{L} = 100 \text{ pF} $ | 25°C       | -   | 1.9   |     | MHz    |  |
| <i>ø</i> m         | Phase margin at unity gain                  | $R_{L} = 10 k\Omega$ , $C_{L} = 100 pF$                                             | 25°C       |     | 48°   |     |        |  |

<sup>†</sup>Full range is 0°C to 70°C.

NOTE 5: This parameter is tested on a sample basis for the ICL7652. For other test requirements, please contact the factory. This statement has no bearing on testing or nontesting of other parameters.



### **TYPICAL CHARACTERISTICS**

# table of graphs

|                    |                                           |                              | FIGURE |
|--------------------|-------------------------------------------|------------------------------|--------|
| lin.               | Input bias current                        | vs Common-mode input voltage | 1      |
| lΒ                 | input bias current                        | vs Temperature               | 2      |
| IIO                | Input offset current                      | vs Temperature               | 3      |
| V <sub>O(PP)</sub> | Maximum peak-to-peak output voltage swing | vs Frequency                 | 4      |
|                    | Maximum pack output voltage swing         | vs Output current            | 5, 6   |
| VOM                | Maximum peak output voltage swing         | vs Temperature               | 7, 8   |
| A                  | Differential values amplification         | vs Frequency                 | 9      |
| A <sub>VD</sub>    | Differential voltage amplification        | vs Temperature               | 10     |
| 1                  | Quarky surrant                            | vs Supply voltage            | 11     |
| IDD                | Supply current                            | vs Temperature               | 12     |
|                    |                                           | vs Supply voltage            | 13     |
| los                | Short-circuit output current              | vs Temperature               | 14     |
| 00                 | Olaur asta                                | vs Supply voltage            | 15     |
| SR                 | Slew rate                                 | vs Temperature               | 16     |
|                    |                                           | Small-signal                 | 17     |
|                    | Pulse response                            | Large-signal                 | 18     |
|                    |                                           | vs Supply voltage            | 19     |
|                    | Gain-bandwidth product                    | vs Temperature               | 20     |
| Vn                 | Equivalent input noise voltage            | vs Frequency                 | 21     |
|                    | · · · · · · · · · · · · · · · · · · ·     | vs Supply voltage            | 22     |
| <i>∲</i> m         | Phase margin                              | vs Temperature               | 23     |
|                    |                                           | vs Load capacitance          | 24     |
|                    | Phase shift                               | vs Frequency                 | 9      |





TYPICAL CHARACTERISTICS<sup>†</sup>









TYPICAL CHARACTERISTICS<sup>†</sup>













#### **TYPICAL APPLICATION DATA**

#### capacitor selection and placement

The two important factors to consider when selecting external capacitors  $C_{XA}$  and  $C_{XB}$  are leakage and dielectric absorption. Both factors can cause system degradation that negate the performance advantages realized by using the ICL7652.

Degradation from capacitor leakage becomes more apparent with increasing temperatures. Low-leakage capacitors and standoffs are recommended for operation at  $T_A = 125$ °C. In addition, guardbands around the capacitor connections on both sides of the printed circuit board are recommended to alleviate problems caused by surface leakage on circuit boards.

Capacitors with high dielectric absorption tend to take several seconds to settle upon application of power, which directly affects input offset voltage. In applications needing fast settling of input offset voltage, it is recommended that high-quality film capacitors, such as mylar, polystyrene, or polypropylene, be used. In other applications, however, a ceramic or other low-grade capacitor may suffice.

Unlike many choppers available today, the ICL7652 is designed to function with values of  $C_{XA}$  and  $C_{XB}$  in the range of 0.1  $\mu$ F to 1  $\mu$ F without degradation to input offset voltage or input noise voltage. These capacitors should be located as close as possible to the  $C_{XA}$  and  $C_{XB}$  pins and returned to either the  $V_{DD-}$  pin or the C RETURN pin. Note that on many choppers, connecting these capacitors to the  $V_{DD-}$  pin causes degradation in noise performance, a problem that is eliminated on the ICL7652.

#### overload recovery/output clamp

When large differential input voltage conditions are applied to the ICL7652, the nulling loop attempts to prevent the output from saturating by driving  $C_{XA}$  and  $C_{XB}$  to internally-clamped voltage levels. Once the overdrive condition is removed, a period of time is required to allow the built-up charge to dissipate. This time period is defined as overload recovery time (see Figure 25). Typical overload recovery time for the ICL7652 is significantly faster than that of competitive products.

#### thermoelectric effects

To take advantage of the extremely low offset voltage temperature coefficient of the ICL7652, care must be taken to compensate for the thermoelectric effects present when two dissimilar metals are brought into contact with each other (such as device leads being soldered to a printed circuit board). It is not uncommon for dissimilar metal junctions to produce thermoelectric voltages in the range of several microvolts per degree Celsius (orders of magnitude greater than the 0.01- $\mu$ V/°C typical of the ICL7652).

To help minimize thermoelectric effects, careful attention should be paid to component selection and circuit board layout. Avoid the use of nonsoldered connections (such as sockets, relays, switches, etc.) in the input signal path. Cancel thermoelectric effects by duplicating the number of components and junctions in each device input. The use of low-thermoelectriccoefficient components, such as wire-wound resistors, is also beneficial.





### TYPICAL APPLICATION DATA

#### avoiding latchup

The ICL7652 inputs and output are designed to withstand –100-mA surge currents without sustaining latchup. However, because CMOS devices are susceptible to latchup due to their inherent parasitic thyristors, techniques to reduce the chance of latchup should be used whenever possible. Internal protection diodes should not be forward biased in normal operation. Applied input and output voltages should not exceed the supply voltage by more than 300 mV. Care should be exercised when using capacitive coupling on pulse generators. Supply transients should be shunted by using decoupling capacitors (0.1  $\mu$ F typical) located across the supply rails as close to the device as possible.

The current path established if latchup occurs is usually between the supply rails and is limited only by the impedance of the power supply and the forward resistance of the parasitic thyristor. The chance of latchup occurring increases with increasing temperature and supply voltage.

#### electrostatic discharge protection

The ICL7652 incorporates internal ESD protection circuits that prevent functional failures at voltages at or below 2000 V. Care should be exercised in handling these devices, as exposure to ESD may result in degradation of the device parametric performance.

#### theory of operation

Chopper-stabilized operational amplifiers offer the best dc performance of any monolithic operational amplifier. This superior performance is the result of using two operational amplifiers – a main amplifier and a nulling amplifier – plus oscillator-controlled logic and two external capacitors to create a system that behaves as a single amplifier. With this approach, the ICL7652 achieves submicrovolt input offset voltage, submicrovolt noise voltage, and offset voltage variations with temperature in the  $nV/^{\circ}C$  range.

The ICL7652 on-chip control logic produces two dominant clock phases – a nulling phase and an amplifying phase. The term "chopper-stabilized" derives from the process of switching between these two clock phases. Figure 26 shows a simplified block diagram of the ICL7652. Switches A and B are make-before-break types. During the nulling phase, switch A is closed, shorting the nulling amplifier inputs together and allowing the nulling amplifier to reduce its own input offset voltage by feeding its output signal back to an inverting input node. Simultaneously, external capacitor  $C_{XA}$  stores the nulling potential to allow the offset voltage of the amplifier to remain nulled during the amplifying phase.

During the amplifying phase, switch B is closed, connecting the output of the nulling amplifier to a noninverting input of the main amplifier. In this configuration, the input offset voltage of the main amplifier is nulled. Also, external capacitor  $C_{XB}$  stores the nulling potential to allow the offset voltage of the main amplifier to remain nulled during the next nulling phase.

This continuous chopping process allows offsetvoltage nulling during variations in time and temperature and over the common-mode input voltage range and power supply range. In addition, because the low-frequency signal path is through both the null and main amplifiers, extremely high gain is achieved.



FIGURE 26. SIMPLIFIED BLOCK DIAGRAM

### TYPICAL APPLICATION DATA

The low-frequency noise of a chopper amplifier depends on the magnitude of the component noise prior to chopping and the capability of the circuit to reduce this noise while chopping. The use of the Advanced LinCMOS<sup>™</sup> process, with its low-noise analog MOS transistors and patent-pending input stage design, significantly reduces the input noise voltage.

The primary source of nonideal operation in chopper-stabilized amplifiers is error charge from the switches. As charge imbalance accumulates on critical nodes, input offset voltage can increase, especially with increasing chopping frequency. This problem has been significantly reduced in the ICL7652 by use of a patent-pending compensation circuit and the Advanced LinCMOS<sup>™</sup> process.

The ICL7652 incorporates a feed-forward design that ensures continuous frequency response. Essentially, the gain magnitude of the nulling amplifier and compensation network crosses unity at the break frequency of the main amplifier. As a result, the high-frequency response of the system is the same as the frequency response of the main amplifier. This approach also ensures that the slewing characteristics remain the same during both the nulling and amplifying phases.

#### temperature coefficient of input offset voltage

Figure 27 shows the effects of package-induced thermal EMF. The ICL7652 can null only the offset voltage within its nulling loop. There are metal-to-metal junctions outside the nulling loop (bonding wires, solder joints, etc.) that produce EMF. In Figure 27, an ICL7652 was placed in an oven at 25°C at t = 0, biased up, and allowed to stabilize. At t = 3 min, the oven was turned on and allowed to rise in temperature to 125°C. As evidenced by the curve, the overall change in input offset voltage with temperature is much less than the specified maximum limit of 0.05  $\mu$ V/°C.



FIGURE 27. EFFECTS OF PACKAGE-INDUCED THERMAL EMF



### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| ICL7652P         | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| ICL7652PE4       | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated