#### 32,768-word $\times$ 8-bit High Speed CMOS Static RAM

The Hitachi HM62256A is a CMOS static RAM organized 32-kword  $\times$  8-bit. It realizes higher performance and low power consumption by employing 0.8 µm Hi-CMOS process technology. The device, packaged in a 8  $\times$  14 mm TSOP with thickness of 1.2 mm, 450-mil SOP (foot print pitch width), 600-mil plastic DIP, or 300-mil plastic DIP, is available for high density mounting. TSOP package is suitable for cards, and reverse type TSOP is also provided. It offers low power standby power dissipation; therefore, it is suitable for battery back up system.

#### Features

- High speed: Fast Access time 85/100/120/150 ns (max)
- Low Power Standby: 5 μW (typ) (L/L-SL version) Operation: 40 mW (typ) (f = 1 MHz)
- Single 5 V supply
- Completely static memory No clock or timing strobe required
- Equal access and cycle times
- Common data input and output: Three state output
- Directly TTL compatible: All inputs and outputs
- · Capability of battery back up operation

#### **Ordering Information**

| Туре No.          | Access time | Package     |
|-------------------|-------------|-------------|
| HM62256AP-8       | 85 ns       | 600-mil     |
| HM62256AP-10      | 100 ns      | 28-pin      |
| HM62256AP-12      | 120 ns      | plastic DIP |
| HM62256AP-15      | 150 ns      | (DP-28)     |
| HM62256ALP-8      | 85 ns       |             |
| HM62256ALP-10     | 100 ns      |             |
| HM62256ALP-12     | 120 ns      |             |
| HM62256ALP-15     | 150 ns      |             |
| HM62256ALP-8SL    | 85 ns       |             |
| HM62256ALP-10SL   | 100 ns      |             |
| HM62256ALP-12SL   | 120 ns      |             |
| HM62256ALP-15SL   | 150 ns      |             |
| HM62256ASP-8      | 85 ns       | 300-mil     |
| HM62256ASP-10     | 100 ns      | 28-pin      |
| HM62256ASP-12     | 120 ns      | plastic DIP |
| HM62256ASP-15     | 150 ns      | (DP-28NA)   |
| HM62256ALSP-8     | 85 ns       |             |
| HM62256ALSP-10    | 100 ns      |             |
| HM62256ALSP-12    | 120 ns      |             |
| HM62256ALSP-15    | 150 ns      |             |
| HM62256ALSP-8SL   | 85 ns       |             |
| HM62256ALSP-10SL  | 100 ns      |             |
| HM62256ALSP-12SL  | 120 ns      |             |
| HM62256ALSP-15SL  | 150 ns      |             |
| HM62256AFP-8T     | 85 ns       | 450-mil     |
| HM62256AFP-10T    | 100 ns      | 28-pin      |
| HM62256AFP-12T    | 120 ns      | plastic SOP |
| HM62256AFP-15T    | 150 ns      | (FP-28DA)   |
| HM62256ALFP-8T    | 85 ns       |             |
| HM62256ALFP-10T   | 100 ns      |             |
| HM62256ALFP-12T   | 120 ns      |             |
| HM62256ALFP-15T   | 150 ns      |             |
| HM62256ALFP-8SLT  | 85 ns       |             |
| HM62256ALFP-10SLT | 100 ns      |             |
| HM62256ALFP-12SLT |             |             |
| HM62256ALFP-15SLT |             |             |
|                   |             |             |

Note: This device is not available for new application.

### HM62256A Series

#### **TSOP Series**

| Туре No.                           | Access time      | Package                     | Туре No.                           | Access time      | Package                       |
|------------------------------------|------------------|-----------------------------|------------------------------------|------------------|-------------------------------|
| HM62256ALT-8<br>HM62256ALT-10      | 85 ns<br>100 ns  | 8 mm × 14 mm<br>32-pin TSOP | HM62256ALR-8<br>HM62256ALR-10      | 85 ns<br>100 ns  | 8 mm × 14 mm<br>32-pin TSOP   |
| HM62256ALT-12<br>HM62256ALT-15     | 120 ns<br>150 ns | (normal type)<br>(TFP-32DA) | HM62256ALR-12<br>HM62256ALR-15     | 120 ns<br>150 ns | (reverse type)<br>(TFP-32DAR) |
| HM62256ALT-8SL                     | 85 ns            |                             | HM62256ALR-8SL                     |                  |                               |
| HM62256ALT-10SL<br>HM62256ALT-12SL |                  |                             | HM62256ALR-10SL<br>HM62256ALR-12SL |                  |                               |
| HM62256ALT-15SL                    | 150 ns           |                             | HM62256ALR-15SL                    | 150 ns           |                               |

### **Pin Arrangement**



# HM62256A Series

### **Pin Description**

| Symbol      | Function     | : |
|-------------|--------------|---|
| A0 – A14    | Address      |   |
| 1/00 – 1/07 | Input/output |   |
| CS          | Chip select  | , |
| WE          | Write enable | , |

| Symbol          | Function      |
|-----------------|---------------|
| ŌĒ              | Output enable |
| NC              | No connection |
| V <sub>CC</sub> | Power supply  |
| V <sub>SS</sub> | Ground        |

### **Block Diagram**



# HM62256A Series

### **Function Table**

| WE | CS | ŌĒ | Mode           | V <sub>CC</sub> current            | I/O pin | Ref. cycle         |
|----|----|----|----------------|------------------------------------|---------|--------------------|
| x  | Н  | Х  | Not selected   | I <sub>SB</sub> , I <sub>SB1</sub> | High-Z  | _                  |
| Н  | L  | Н  | Output disable | I <sub>CC</sub>                    | High-Z  | _                  |
| Н  | L  | L  | Read           | I <sub>CC</sub>                    | Dout    | Read cycle (1)–(3) |
| L  | L  | Н  | Write          | I <sub>CC</sub>                    | Din     | Write cycle (1)    |
| L  | L  | L  | Write          | I <sub>CC</sub>                    | Din     | Write cycle (2)    |

Note: X: H or L

### **Absolute Maximum Ratings**

| Parameter                               | Symbol         | Value                      | Unit |
|-----------------------------------------|----------------|----------------------------|------|
| Voltage on any pin relative to $V_{SS}$ | V <sub>T</sub> | -0.5 <sup>*1</sup> to +7.0 | V    |
| Power dissipation                       | P <sub>T</sub> | 1.0                        | W    |
| Operating temperature                   | Topr           | 0 to +70                   | °C   |
| Storage temperature                     | Tstg           | -55 to +125                | °C   |
| Storage temperature under bias          | Tbias          | -10 to +85                 | °C   |

Note: 1.  $V_T \min = -3.0 V$  for pulse half-width  $\le 50 \text{ ns}$ 

### **Recommended DC Operating Conditions** (Ta = 0 to $+70^{\circ}$ C)

| Parameter                    | Symbol          | Min    | Тур | Max | Unit |
|------------------------------|-----------------|--------|-----|-----|------|
| Supply voltage               | V <sub>CC</sub> | 4.5    | 5.0 | 5.5 | V    |
|                              | V <sub>SS</sub> | 0      | 0   | 0   | V    |
| Input high (logic 1) voltage | V <sub>IH</sub> | 2.2    | _   | 6.0 | V    |
| Input low (logic 0) voltage  | V <sub>IL</sub> | -0.5*1 | _   | 0.8 | V    |

Note: 1.  $V_{IL}$  min = -3.0 V for pulse half-width  $\leq$  50 ns

# HM62256A Series

| <b>DC Characteristics</b> (Ta = 0 to $+70^{\circ}$ C, Y | $V_{CC} = 5 V \pm 10\%$ , | $V_{SS} = 0 V$ |
|---------------------------------------------------------|---------------------------|----------------|
|---------------------------------------------------------|---------------------------|----------------|

| Parameter                         |                                                         | Symbol           | Min | Typ <sup>*1</sup>    | Мах                  | Unit | Test conditions                                                                                                                                                                                                                                    |
|-----------------------------------|---------------------------------------------------------|------------------|-----|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current             |                                                         | I <sub>LI</sub>  | _   | _                    | 1                    | μA   | Vin = $V_{SS}$ to $V_{CC}$                                                                                                                                                                                                                         |
| Output leakage current            |                                                         | I <sub>LO</sub>  | —   | —                    | 1                    | μA   | $ \overline{\text{CS}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{OE}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{WE}} = \text{V}_{\text{IL}}, $ $ \text{V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to } \text{V}_{\text{CC}} $ |
| Operating V <sub>CC</sub> current |                                                         | I <sub>CC</sub>  | _   | 6                    | 15                   | mA   | $\overline{CS} = V_{IL}$ , others = $V_{IH}/V_{IL}$<br>lout = 0 mA                                                                                                                                                                                 |
|                                   | HM62256A-8<br>HM62256A-10<br>HM62256A-12<br>HM62256A-15 | I <sub>CC1</sub> |     | 33<br>30<br>27<br>24 | 50<br>50<br>45<br>40 | mA   | $\frac{\text{min cycle, duty} = 100\%, I_{I/O} = 0 \text{ mA}}{\overline{CS}} = V_{IL}, \text{ others} = V_{IH}/V_{IL}$                                                                                                                            |
|                                   |                                                         | I <sub>CC2</sub> | _   | 5                    | 15                   | mA   | $\label{eq:cycle time = 1 } \begin{array}{l} \text{Cycle time = 1 } \mu \text{s}, \ I_{I/O} = 0 \ \text{mA} \\ \hline \overline{\text{CS}} = \text{V}_{IL}, \ \text{V}_{IH} = \text{V}_{CC}, \ \text{V}_{IL} = 0 \end{array}$                      |
| Standby V <sub>(</sub>            | CC current                                              | I <sub>SB</sub>  | _   | 0.3                  | 2                    | mA   | $\overline{\text{CS}} = \text{V}_{\text{IH}}$                                                                                                                                                                                                      |
|                                   |                                                         | I <sub>SB1</sub> | _   | 0.01                 | 1                    | mA   | $\frac{\text{Vin} \ge 0 \text{ V}}{\overline{\text{CS}} > \text{V}} = 0.2 \text{ V}$                                                                                                                                                               |
|                                   |                                                         |                  |     | 0.3 <sup>*2</sup>    | 100 <sup>*2</sup>    | μA   | $\overline{\text{CS}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$                                                                                                                                                                                    |
|                                   |                                                         |                  |     | 0.3 <sup>*3</sup>    | 50 <sup>*3</sup>     | μA   | -                                                                                                                                                                                                                                                  |
| Output low                        | voltage                                                 | V <sub>OL</sub>  | _   |                      | 0.4                  | V    | I <sub>OL</sub> = 2.1 mA                                                                                                                                                                                                                           |
| Output high                       | n voltage                                               | V <sub>OH</sub>  | 2.4 | —                    |                      | V    | I <sub>OH</sub> = -1.0 mA                                                                                                                                                                                                                          |

Notes: 1. Typical values are at  $V_{CC} = 5.0$  V, Ta = +25°C and not guaranteed. 2. This characteristics is guaranteed only for L-version. 3. This characteristics is guaranteed only for L-SL version.

### **Capacitance** $(Ta = 25^{\circ}C, f = 1 \text{ MHz})^{*1}$

| Parameter                | Symbol           | Min | Тур | Max | Unit | Test conditions        |
|--------------------------|------------------|-----|-----|-----|------|------------------------|
| Input capacitance        | Cin              | _   | _   | 6   | pF   | Vin = 0 V              |
| Input/output capacitance | C <sub>I/O</sub> | _   |     | 8   | pF   | V <sub>I/O</sub> = 0 V |

Note: 1. This parameter is sampled and not 100% tested.

# HM62256A Series

AC Characteristics (Ta = 0 to +70°C,  $V_{CC}$  = 5 V ± 10%, unless otherwise noted.)

#### **Test Conditions**

- Input pulse levels: 0.8 V to 2.4 V
- Input and output timing refernce levels: 1.5 V
- Input rise and fall times: 5 ns
- Output load: 1 TTL Gate + C<sub>L</sub> (100 pF) (Including scope & jig)

#### **Read Cycle**

|                                      |                  | HM62 | 256 <b>A</b> -8 | HM62 | HM62256A-10 |     | HM62256A-12 |     | HM62256A-15 |      |      |
|--------------------------------------|------------------|------|-----------------|------|-------------|-----|-------------|-----|-------------|------|------|
| Parameter                            | Symbol           | Min  | Max             | Min  | Max         | Min | Max         | Min | Max         | Unit | Note |
| Read cycle time                      | t <sub>RC</sub>  | 85   | _               | 100  |             | 120 |             | 150 |             | ns   |      |
| Address access time                  | t <sub>AA</sub>  | _    | 85              |      | 100         | _   | 120         | _   | 150         | ns   |      |
| Chip select<br>access time           | <sup>t</sup> ACS | _    | 85              | _    | 100         | _   | 120         | _   | 150         | ns   |      |
| Output enable to output valid        | <sup>t</sup> OE  | _    | 45              | _    | 50          | _   | 60          | _   | 70          | ns   |      |
| Chip selection to output in low-Z    | <sup>t</sup> CLZ | 10   | _               | 10   | _           | 10  | _           | 10  | _           | ns   | 2    |
| Output enable to output in low-Z     | <sup>t</sup> OLZ | 5    | _               | 5    | _           | 5   | _           | 5   |             | ns   | 2    |
| Chip deselection to output in high-Z | <sup>t</sup> CHZ | 0    | 30              | 0    | 35          | 0   | 40          | 0   | 50          | ns   | 1, 2 |
| Output disable to output in high-Z   | t <sub>OHZ</sub> | 0    | 30              | 0    | 35          | 0   | 40          | 0   | 50          | ns   | 1, 2 |
| Output hold from address change      | <sup>t</sup> OH  | 5    | _               | 10   | _           | 10  | _           | 10  | _           | ns   |      |

Read Timing Waveform (1) \*3



# Read Timing Waveform (2) \*3 \*4 \*6



#### Read Timing Waveform (3) \*3 \*5 \*6



Notes: 1. t<sub>CHZ</sub> and t<sub>OHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

- 2. This parameter is sampled and not 100% tested.
- 3.  $\overline{\text{WE}}$  is high for read cycle.
- Device is continuously selected, CS = V<sub>IL</sub>.
   Address Valid prior to or coincident with CS transition Low.

1184/005/4 0

6.  $\overline{OE} = V_{IL}$ .

#### Write Cycle

|                                    |                  | HM62 | 256A-8 | HM62 | 256A-10 | HM62 | 256A-12 | 6A-12 HM62256A-15 |     |      |        |
|------------------------------------|------------------|------|--------|------|---------|------|---------|-------------------|-----|------|--------|
| Parameter                          | Symbol           | Min  | Мах    | Min  | Max     | Min  | Max     | Min               | Max | Unit | Note   |
| Write cycle time                   | t <sub>WC</sub>  | 85   |        | 100  |         | 120  |         | 150               |     | ns   |        |
| Chip selection to<br>end of write  | tCW              | 75   | _      | 80   | _       | 85   | _       | 100               | _   | ns   | 2      |
| Address setup time                 | t <sub>AS</sub>  | 0    | _      | 0    | —       | 0    | —       | 0                 | _   | ns   | 3      |
| Address valid to end of write      | t <sub>AW</sub>  | 75   | _      | 80   | _       | 85   | _       | 100               | —   | ns   |        |
| Write pulse width                  | t <sub>WP</sub>  | 55   | _      | 60   | _       | 70   | _       | 90                | _   | ns   | 1      |
| Write recovery time                | t <sub>WR</sub>  | 0    | _      | 0    |         | 0    |         | 0                 |     | ns   | 4      |
| WE to output in high-Z             | t <sub>WHZ</sub> | 0    | 30     | 0    | 35      | 0    | 40      | 0                 | 50  | ns   | 10     |
| Data to write time overlap         | t <sub>DW</sub>  | 40   | _      | 40   | _       | 50   | _       | 60                | _   | ns   |        |
| Data hold from<br>write time       | <sup>t</sup> DH  | 0    | —      | 0    | —       | 0    | —       | 0                 | —   | ns   |        |
| Output active from end of write    | t <sub>OW</sub>  | 5    | —      | 5    | _       | 5    | _       | 5                 | _   | ns   | 10     |
| Output disable to output in high-Z | <sup>t</sup> OHZ | 0    | 30     | 0    | 35      | 0    | 40      | 0                 | 50  | ns   | 10, 11 |

Write Timing Waveform (1) (OE Clock)



Write Timing Waveform (2) (OE Low Fixed)



- Notes: 1. A write occurs during the overlap of a low  $\overline{CS}$  and a low  $\overline{WE}$ . A write begins at the later transition of  $\overline{CS}$  going low or  $\overline{WE}$  going low. A write ends at the earlier transition of  $\overline{CS}$  going high or  $\overline{WE}$  going high. t<sub>WP</sub> is measured from the beginning of write to the end of write.
  - 2.  $t_{CW}$  is measured from  $\overline{CS}$  going low to the end of write.
  - 3. t<sub>AS</sub> is measured from the address valid to the beginning of write.
  - 4.  $t_{WR}$  is measured from the earlier of  $\overline{WE}$  or  $\overline{CS}$  going high to the end of write cycle.
  - 5. During this period, I/O pins are in the output state so that the input signals of the opposite phase to the outputs must not be applied.
  - 6. If the CS low transition occurs simultaneously with the WE low transition or after the WE transition, the output remain in a high impedance state.
  - 7. Dout is the same phase of the write data of this write cycle.
  - 8. Dout is the read data of next address.
  - 9. If CS is low during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the output must not be applied to them.
  - 10. This parameter is sampled and not 100% tested.
  - 11. t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

### HM62256A Series

#### Low V<sub>CC</sub> Data Retention Characteristics (Ta = 0 to $+70^{\circ}$ C)

This characteristics is guaranteed only for L/L-SL version.

| Parameter                            | Symbol            | Min                | Typ <sup>*1</sup> | Мах              | Unit | Test conditions                                                                              |
|--------------------------------------|-------------------|--------------------|-------------------|------------------|------|----------------------------------------------------------------------------------------------|
| $V_{CC}$ for data retention          | V <sub>DR</sub>   | 2                  | _                 | _                | V    | $\overline{\text{CS}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{ Vin} \ge 0 \text{ V}$ |
| Data retention current               | I <sub>CCDR</sub> |                    | 0.2               | 30 <sup>*2</sup> | μA   | $V_{CC}$ = 3.0 V, Vin $\ge$ 0 V                                                              |
|                                      |                   | _                  | 0.2               | 10 <sup>*3</sup> | μA   | $\overline{\text{CS}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$                              |
| Chip deselect to data retention time | t <sub>CDR</sub>  | 0                  | _                 | _                | ns   | See retention waveform                                                                       |
| Operation recovery time              | t <sub>R</sub>    | t <sub>RC</sub> *4 |                   | _                | ns   | -                                                                                            |

#### Low $V_{\mbox{\scriptsize CC}}$ Data Retention Timing Waveform



Notes: 1 Typical values are at  $V_{CC}$  = 3.0 V, Ta = +25°C and not guaranteed.

- 2. 20  $\mu$ A max at Ta = 0 to +40°C. (only for L-version) 3. 3  $\mu$ A max at Ta = 0 to +40°C. (only for L-SL version)
- 4.  $t_{RC}$  = read cycle time.
- 5. CS controls address buffer, WE buffer, OE buffer, and Din buffer. If CS controls data retention mode, Vin levels (address, WE, OE, I/O) can be in the high impedance state.