# 54LS74/DM54LS74A/DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs #### **General Description** This device contains two independent positive-edge-triggered D flip-flops with complementary outputs. The information on the D input is accepted by the flip-flops on the positive going edge of the clock pulse. The triggering occurs at a voltage level and is not directly related to the transition time of the rising edge of the clock. The data on the D input may be changed while the clock is low or high without affecting the outputs as long as the data setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs. #### **Features** Alternate military/aerospace device (54LS74) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications. # **Connection Diagram** TL/F/6373-1 Order Number 54LS74DMQB, 54LS74FMQB, 54LS74LMQB, DM54LS74AJ, DM54LS74AW, DM74LS74AM or DM74LS74AN See NS Package Number E20A, J14A, M14A, N14A or W14B #### **Function Table** | | Inpu | Outputs | | | | |----|-------------|----------|---|-------|--------------------| | PR | R CLR CLK D | | | Q | Q | | L | Н | Х | Х | Н | L | | Н | L | Х | X | L | Н | | L | L | Х | X | H* | H* | | Н | Н | 1 | Н | Н | L | | Н | Н | <b>1</b> | L | L | Н | | Н | Н | L | X | $Q_0$ | $\overline{Q}_{0}$ | - $H \,=\, High\,\, Logic\,\, Level$ - X = Either Low or High Logic Level - $L \,=\, Low\,\, Logic\,\, Level$ - $\uparrow$ = Positive-going Transition - = This configuration is nonstable; that is, it will not persist when either the preset and/or clear inputs return to their inactive (high) level. - $\mathbf{Q}_0=\mathbf{T}$ he output logic level of $\mathbf{Q}$ before the indicated input conditions were established. #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range DM54LS and 54LS $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ DM74LS $0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | | | DM54LS74A | | | DM74LS74A | | | |------------------|----------------------------|----------------|------|-----------|------|------|-----------|------|-------| | | | | Min | Nom | Max | Min | Nom | Max | Units | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High Level Input | Voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input | Voltage | | | 0.7 | | | 0.8 | ٧ | | loh | High Level Outp | ut Current | | | -0.4 | | | -0.4 | mA | | loL | Low Level Output Current | | | | 4 | | | 8 | mA | | fcLK | Clock Frequency (Note 2) | | 0 | | 25 | 0 | | 25 | MHz | | f <sub>CLK</sub> | Clock Frequency (Note 3) | | 0 | | 20 | 0 | | 20 | MHz | | t <sub>W</sub> | Pulse Width | Clock High | 18 | | | 18 | | | ns | | | (Note 2) | Preset Low | 15 | | | 15 | | | | | | | Clear Low | 15 | | | 15 | | | | | t <sub>W</sub> | Pulse Width | Clock High | 25 | | | 25 | | | | | | (Note 3) | Preset Low | 20 | | | 20 | | | ns | | | | Clear Low | 20 | | | 20 | | | 1 | | t <sub>SU</sub> | Setup Time (Notes 1 and 2) | | 20 ↑ | | | 20 ↑ | | | ns | | t <sub>SU</sub> | Setup Time (Notes 1 and 3) | | 25 ↑ | | | 25 ↑ | | | ns | | t <sub>H</sub> | Hold Time (Note 1 and 4) | | 0 ↑ | | | 0 ↑ | | | ns | | T <sub>A</sub> | Free Air Operati | ng Temperature | -55 | | 125 | 0 | | 70 | °C | Note 1: The symbol ( $\uparrow$ ) indicates the rising edge of the clock pulse is used for reference. Note 2: $C_L=15$ pF, $R_L=2$ k $\Omega$ , $T_A=25$ °C, and $V_{CC}=5V$ . Note 3: $C_L = 50$ pF, $R_L = 2$ k $\Omega$ , $T_A = 25$ °C, and $V_{CC} = 5V$ . Note 4: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . | Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------|------|-----|-----------------|------|------------|--|--| | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | | | | VI | Input Clamp Voltage | $V_{CC} = Min, I_{I} = -18 \text{ mA}$ | | | | -1.5 | V | | | | V <sub>OH</sub> | High Level Output | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | DM54 | 2.5 | 3.4 | | V | | | | | Voltage | V <sub>II</sub> = Max V <sub>III</sub> = Min | | | | | 1 <b>'</b> | | | | Syllibol | Parameter | Conditions | | IVIIII | (Note 1) | IVIAX | Ullits | |-----------------|---------------------|-----------------------------------------------------------|--------|--------|----------|-------|--------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 mA$ | | | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | DM54 | 2.5 | 3.4 | | V | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | 2.7 | 3.4 | | | | V <sub>OL</sub> | Low Level Output | $V_{CC} = Min, I_{OL} = Max$ $V_{IL} = Max, V_{IH} = Min$ | DM54 | | 0.25 | 0.4 | | | | Voltage | | DM74 | | 0.35 | 0.5 | V | | | | $I_{OL} = 4 \text{ mA}, V_{CC} = Min$ | DM74 | | 0.25 | 0.4 | | | II | Input Current @Max | V <sub>CC</sub> = Max | Data | | | 0.1 | - mA | | | Input Voltage | Voltage $V_I = 7V$ | Clock | | | 0.1 | | | | | | Preset | | | 0.2 | | | | | | Clear | | | 0.2 | | | I <sub>IH</sub> | High Level Input | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 2.7V | Data | | | 20 | μΑ | | | Current | | Clock | | | 20 | | | | | | Clear | | | 40 | | | | | | Preset | | | 40 | | | I <sub>IL</sub> | Low Level Input | V <sub>CC</sub> = Max | Data | | | -0.4 | - mA | | | Current | $V_I = 0.4V$ | Clock | | | -0.4 | | | | | | Preset | | | -0.8 | | | | | | Clear | | | -0.8 | | | los | Short Circuit | V <sub>CC</sub> = Max<br>(Note 2) | DM54 | -20 | | -100 | mA | | | Output Current | | DM74 | -20 | | -100 | 1117 | | Icc | Supply Current | V <sub>CC</sub> = Max (Note 3) | | | 4 | 8 | mA | Note 1: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. For devices, with feedback from the outputs, where shorting the outputs to ground may cause the outputs to change logic state an equivalent test may be performed where V<sub>O</sub> = 2.25V and 2.125V for DM54 and DM74 series, respectively, with the minimum and maximum limits reduced by one half from their stated values. This is very useful when using automatic test Note 3: With all outputs open, $I_{CC}$ is measured with CLOCK grounded after setting the Q and $\overline{Q}$ outputs high in turn. # $\textbf{Switching Characteristics} \text{ at V}_{CC} = 5 \text{V and T}_{A} = 25 ^{\circ}\text{C (See Section 1 for Test Waveforms and Output Load)}$ | Symbol | Parameter | From (Input)<br>To (Output) | | | | | | |------------------|----------------------------------------------------|-----------------------------|------------------------|-----|------------------------|-----|-------| | | | | C <sub>L</sub> = 15 pF | | C <sub>L</sub> = 50 pF | | Units | | | | | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | | 25 | | 20 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Q or Q | 1 | 25 | | 35 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Q or Q | | 30 | | 35 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Preset<br>to Q | | 25 | | 35 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Preset<br>to Q | | 30 | | 35 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clear<br>to Q | | 25 | | 35 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear<br>to Q | | 30 | | 35 | ns | ### Physical Dimensions inches (millimeters) (Continued) 14-Lead Ceramic Flat Package (W) Order Number 54LS74FMQB or DM54LS74AW NS Package Number W14B #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408